sun4i_frontend.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2017 Free Electrons
  4. * Maxime Ripard <maxime.ripard@free-electrons.com>
  5. */
  6. #include <drm/drmP.h>
  7. #include <drm/drm_gem_cma_helper.h>
  8. #include <drm/drm_fb_cma_helper.h>
  9. #include <linux/clk.h>
  10. #include <linux/component.h>
  11. #include <linux/module.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/pm_runtime.h>
  14. #include <linux/regmap.h>
  15. #include <linux/reset.h>
  16. #include "sun4i_drv.h"
  17. #include "sun4i_frontend.h"
  18. static const u32 sun4i_frontend_vert_coef[32] = {
  19. 0x00004000, 0x000140ff, 0x00033ffe, 0x00043ffd,
  20. 0x00063efc, 0xff083dfc, 0x000a3bfb, 0xff0d39fb,
  21. 0xff0f37fb, 0xff1136fa, 0xfe1433fb, 0xfe1631fb,
  22. 0xfd192ffb, 0xfd1c2cfb, 0xfd1f29fb, 0xfc2127fc,
  23. 0xfc2424fc, 0xfc2721fc, 0xfb291ffd, 0xfb2c1cfd,
  24. 0xfb2f19fd, 0xfb3116fe, 0xfb3314fe, 0xfa3611ff,
  25. 0xfb370fff, 0xfb390dff, 0xfb3b0a00, 0xfc3d08ff,
  26. 0xfc3e0600, 0xfd3f0400, 0xfe3f0300, 0xff400100,
  27. };
  28. static const u32 sun4i_frontend_horz_coef[64] = {
  29. 0x40000000, 0x00000000, 0x40fe0000, 0x0000ff03,
  30. 0x3ffd0000, 0x0000ff05, 0x3ffc0000, 0x0000ff06,
  31. 0x3efb0000, 0x0000ff08, 0x3dfb0000, 0x0000ff09,
  32. 0x3bfa0000, 0x0000fe0d, 0x39fa0000, 0x0000fe0f,
  33. 0x38fa0000, 0x0000fe10, 0x36fa0000, 0x0000fe12,
  34. 0x33fa0000, 0x0000fd16, 0x31fa0000, 0x0000fd18,
  35. 0x2ffa0000, 0x0000fd1a, 0x2cfa0000, 0x0000fc1e,
  36. 0x29fa0000, 0x0000fc21, 0x27fb0000, 0x0000fb23,
  37. 0x24fb0000, 0x0000fb26, 0x21fb0000, 0x0000fb29,
  38. 0x1ffc0000, 0x0000fa2b, 0x1cfc0000, 0x0000fa2e,
  39. 0x19fd0000, 0x0000fa30, 0x16fd0000, 0x0000fa33,
  40. 0x14fd0000, 0x0000fa35, 0x11fe0000, 0x0000fa37,
  41. 0x0ffe0000, 0x0000fa39, 0x0dfe0000, 0x0000fa3b,
  42. 0x0afe0000, 0x0000fa3e, 0x08ff0000, 0x0000fb3e,
  43. 0x06ff0000, 0x0000fb40, 0x05ff0000, 0x0000fc40,
  44. 0x03ff0000, 0x0000fd41, 0x01ff0000, 0x0000fe42,
  45. };
  46. static void sun4i_frontend_scaler_init(struct sun4i_frontend *frontend)
  47. {
  48. int i;
  49. for (i = 0; i < 32; i++) {
  50. regmap_write(frontend->regs, SUN4I_FRONTEND_CH0_HORZCOEF0_REG(i),
  51. sun4i_frontend_horz_coef[2 * i]);
  52. regmap_write(frontend->regs, SUN4I_FRONTEND_CH1_HORZCOEF0_REG(i),
  53. sun4i_frontend_horz_coef[2 * i]);
  54. regmap_write(frontend->regs, SUN4I_FRONTEND_CH0_HORZCOEF1_REG(i),
  55. sun4i_frontend_horz_coef[2 * i + 1]);
  56. regmap_write(frontend->regs, SUN4I_FRONTEND_CH1_HORZCOEF1_REG(i),
  57. sun4i_frontend_horz_coef[2 * i + 1]);
  58. regmap_write(frontend->regs, SUN4I_FRONTEND_CH0_VERTCOEF_REG(i),
  59. sun4i_frontend_vert_coef[i]);
  60. regmap_write(frontend->regs, SUN4I_FRONTEND_CH1_VERTCOEF_REG(i),
  61. sun4i_frontend_vert_coef[i]);
  62. }
  63. regmap_update_bits(frontend->regs, SUN4I_FRONTEND_FRM_CTRL_REG,
  64. SUN4I_FRONTEND_FRM_CTRL_COEF_ACCESS_CTRL,
  65. SUN4I_FRONTEND_FRM_CTRL_COEF_ACCESS_CTRL);
  66. }
  67. int sun4i_frontend_init(struct sun4i_frontend *frontend)
  68. {
  69. return pm_runtime_get_sync(frontend->dev);
  70. }
  71. EXPORT_SYMBOL(sun4i_frontend_init);
  72. void sun4i_frontend_exit(struct sun4i_frontend *frontend)
  73. {
  74. pm_runtime_put(frontend->dev);
  75. }
  76. EXPORT_SYMBOL(sun4i_frontend_exit);
  77. void sun4i_frontend_update_buffer(struct sun4i_frontend *frontend,
  78. struct drm_plane *plane)
  79. {
  80. struct drm_plane_state *state = plane->state;
  81. struct drm_framebuffer *fb = state->fb;
  82. dma_addr_t paddr;
  83. /* Set the line width */
  84. DRM_DEBUG_DRIVER("Frontend stride: %d bytes\n", fb->pitches[0]);
  85. regmap_write(frontend->regs, SUN4I_FRONTEND_LINESTRD0_REG,
  86. fb->pitches[0]);
  87. /* Set the physical address of the buffer in memory */
  88. paddr = drm_fb_cma_get_gem_addr(fb, state, 0);
  89. paddr -= PHYS_OFFSET;
  90. DRM_DEBUG_DRIVER("Setting buffer address to %pad\n", &paddr);
  91. regmap_write(frontend->regs, SUN4I_FRONTEND_BUF_ADDR0_REG, paddr);
  92. }
  93. EXPORT_SYMBOL(sun4i_frontend_update_buffer);
  94. static int sun4i_frontend_drm_format_to_input_fmt(uint32_t fmt, u32 *val)
  95. {
  96. switch (fmt) {
  97. case DRM_FORMAT_ARGB8888:
  98. *val = 5;
  99. return 0;
  100. default:
  101. return -EINVAL;
  102. }
  103. }
  104. static int sun4i_frontend_drm_format_to_output_fmt(uint32_t fmt, u32 *val)
  105. {
  106. switch (fmt) {
  107. case DRM_FORMAT_XRGB8888:
  108. case DRM_FORMAT_ARGB8888:
  109. *val = 2;
  110. return 0;
  111. default:
  112. return -EINVAL;
  113. }
  114. }
  115. int sun4i_frontend_update_formats(struct sun4i_frontend *frontend,
  116. struct drm_plane *plane, uint32_t out_fmt)
  117. {
  118. struct drm_plane_state *state = plane->state;
  119. struct drm_framebuffer *fb = state->fb;
  120. u32 out_fmt_val;
  121. u32 in_fmt_val;
  122. int ret;
  123. ret = sun4i_frontend_drm_format_to_input_fmt(fb->format->format,
  124. &in_fmt_val);
  125. if (ret) {
  126. DRM_DEBUG_DRIVER("Invalid input format\n");
  127. return ret;
  128. }
  129. ret = sun4i_frontend_drm_format_to_output_fmt(out_fmt, &out_fmt_val);
  130. if (ret) {
  131. DRM_DEBUG_DRIVER("Invalid output format\n");
  132. return ret;
  133. }
  134. /*
  135. * I have no idea what this does exactly, but it seems to be
  136. * related to the scaler FIR filter phase parameters.
  137. */
  138. regmap_write(frontend->regs, SUN4I_FRONTEND_CH0_HORZPHASE_REG, 0x400);
  139. regmap_write(frontend->regs, SUN4I_FRONTEND_CH1_HORZPHASE_REG, 0x400);
  140. regmap_write(frontend->regs, SUN4I_FRONTEND_CH0_VERTPHASE0_REG, 0x400);
  141. regmap_write(frontend->regs, SUN4I_FRONTEND_CH1_VERTPHASE0_REG, 0x400);
  142. regmap_write(frontend->regs, SUN4I_FRONTEND_CH0_VERTPHASE1_REG, 0x400);
  143. regmap_write(frontend->regs, SUN4I_FRONTEND_CH1_VERTPHASE1_REG, 0x400);
  144. regmap_write(frontend->regs, SUN4I_FRONTEND_INPUT_FMT_REG,
  145. SUN4I_FRONTEND_INPUT_FMT_DATA_MOD(1) |
  146. SUN4I_FRONTEND_INPUT_FMT_DATA_FMT(in_fmt_val) |
  147. SUN4I_FRONTEND_INPUT_FMT_PS(1));
  148. /*
  149. * TODO: It look like the A31 and A80 at least will need the
  150. * bit 7 (ALPHA_EN) enabled when using a format with alpha (so
  151. * ARGB8888).
  152. */
  153. regmap_write(frontend->regs, SUN4I_FRONTEND_OUTPUT_FMT_REG,
  154. SUN4I_FRONTEND_OUTPUT_FMT_DATA_FMT(out_fmt_val));
  155. return 0;
  156. }
  157. EXPORT_SYMBOL(sun4i_frontend_update_formats);
  158. void sun4i_frontend_update_coord(struct sun4i_frontend *frontend,
  159. struct drm_plane *plane)
  160. {
  161. struct drm_plane_state *state = plane->state;
  162. /* Set height and width */
  163. DRM_DEBUG_DRIVER("Frontend size W: %u H: %u\n",
  164. state->crtc_w, state->crtc_h);
  165. regmap_write(frontend->regs, SUN4I_FRONTEND_CH0_INSIZE_REG,
  166. SUN4I_FRONTEND_INSIZE(state->src_h >> 16,
  167. state->src_w >> 16));
  168. regmap_write(frontend->regs, SUN4I_FRONTEND_CH1_INSIZE_REG,
  169. SUN4I_FRONTEND_INSIZE(state->src_h >> 16,
  170. state->src_w >> 16));
  171. regmap_write(frontend->regs, SUN4I_FRONTEND_CH0_OUTSIZE_REG,
  172. SUN4I_FRONTEND_OUTSIZE(state->crtc_h, state->crtc_w));
  173. regmap_write(frontend->regs, SUN4I_FRONTEND_CH1_OUTSIZE_REG,
  174. SUN4I_FRONTEND_OUTSIZE(state->crtc_h, state->crtc_w));
  175. regmap_write(frontend->regs, SUN4I_FRONTEND_CH0_HORZFACT_REG,
  176. state->src_w / state->crtc_w);
  177. regmap_write(frontend->regs, SUN4I_FRONTEND_CH1_HORZFACT_REG,
  178. state->src_w / state->crtc_w);
  179. regmap_write(frontend->regs, SUN4I_FRONTEND_CH0_VERTFACT_REG,
  180. state->src_h / state->crtc_h);
  181. regmap_write(frontend->regs, SUN4I_FRONTEND_CH1_VERTFACT_REG,
  182. state->src_h / state->crtc_h);
  183. regmap_write_bits(frontend->regs, SUN4I_FRONTEND_FRM_CTRL_REG,
  184. SUN4I_FRONTEND_FRM_CTRL_REG_RDY,
  185. SUN4I_FRONTEND_FRM_CTRL_REG_RDY);
  186. }
  187. EXPORT_SYMBOL(sun4i_frontend_update_coord);
  188. int sun4i_frontend_enable(struct sun4i_frontend *frontend)
  189. {
  190. regmap_write_bits(frontend->regs, SUN4I_FRONTEND_FRM_CTRL_REG,
  191. SUN4I_FRONTEND_FRM_CTRL_FRM_START,
  192. SUN4I_FRONTEND_FRM_CTRL_FRM_START);
  193. return 0;
  194. }
  195. EXPORT_SYMBOL(sun4i_frontend_enable);
  196. static struct regmap_config sun4i_frontend_regmap_config = {
  197. .reg_bits = 32,
  198. .val_bits = 32,
  199. .reg_stride = 4,
  200. .max_register = 0x0a14,
  201. };
  202. static int sun4i_frontend_bind(struct device *dev, struct device *master,
  203. void *data)
  204. {
  205. struct platform_device *pdev = to_platform_device(dev);
  206. struct sun4i_frontend *frontend;
  207. struct drm_device *drm = data;
  208. struct sun4i_drv *drv = drm->dev_private;
  209. struct resource *res;
  210. void __iomem *regs;
  211. frontend = devm_kzalloc(dev, sizeof(*frontend), GFP_KERNEL);
  212. if (!frontend)
  213. return -ENOMEM;
  214. dev_set_drvdata(dev, frontend);
  215. frontend->dev = dev;
  216. frontend->node = dev->of_node;
  217. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  218. regs = devm_ioremap_resource(dev, res);
  219. if (IS_ERR(regs))
  220. return PTR_ERR(regs);
  221. frontend->regs = devm_regmap_init_mmio(dev, regs,
  222. &sun4i_frontend_regmap_config);
  223. if (IS_ERR(frontend->regs)) {
  224. dev_err(dev, "Couldn't create the frontend regmap\n");
  225. return PTR_ERR(frontend->regs);
  226. }
  227. frontend->reset = devm_reset_control_get(dev, NULL);
  228. if (IS_ERR(frontend->reset)) {
  229. dev_err(dev, "Couldn't get our reset line\n");
  230. return PTR_ERR(frontend->reset);
  231. }
  232. frontend->bus_clk = devm_clk_get(dev, "ahb");
  233. if (IS_ERR(frontend->bus_clk)) {
  234. dev_err(dev, "Couldn't get our bus clock\n");
  235. return PTR_ERR(frontend->bus_clk);
  236. }
  237. frontend->mod_clk = devm_clk_get(dev, "mod");
  238. if (IS_ERR(frontend->mod_clk)) {
  239. dev_err(dev, "Couldn't get our mod clock\n");
  240. return PTR_ERR(frontend->mod_clk);
  241. }
  242. frontend->ram_clk = devm_clk_get(dev, "ram");
  243. if (IS_ERR(frontend->ram_clk)) {
  244. dev_err(dev, "Couldn't get our ram clock\n");
  245. return PTR_ERR(frontend->ram_clk);
  246. }
  247. list_add_tail(&frontend->list, &drv->frontend_list);
  248. pm_runtime_enable(dev);
  249. return 0;
  250. }
  251. static void sun4i_frontend_unbind(struct device *dev, struct device *master,
  252. void *data)
  253. {
  254. struct sun4i_frontend *frontend = dev_get_drvdata(dev);
  255. list_del(&frontend->list);
  256. pm_runtime_force_suspend(dev);
  257. }
  258. static const struct component_ops sun4i_frontend_ops = {
  259. .bind = sun4i_frontend_bind,
  260. .unbind = sun4i_frontend_unbind,
  261. };
  262. static int sun4i_frontend_probe(struct platform_device *pdev)
  263. {
  264. return component_add(&pdev->dev, &sun4i_frontend_ops);
  265. }
  266. static int sun4i_frontend_remove(struct platform_device *pdev)
  267. {
  268. component_del(&pdev->dev, &sun4i_frontend_ops);
  269. return 0;
  270. }
  271. static int sun4i_frontend_runtime_resume(struct device *dev)
  272. {
  273. struct sun4i_frontend *frontend = dev_get_drvdata(dev);
  274. int ret;
  275. clk_set_rate(frontend->mod_clk, 300000000);
  276. clk_prepare_enable(frontend->bus_clk);
  277. clk_prepare_enable(frontend->mod_clk);
  278. clk_prepare_enable(frontend->ram_clk);
  279. ret = reset_control_reset(frontend->reset);
  280. if (ret) {
  281. dev_err(dev, "Couldn't reset our device\n");
  282. return ret;
  283. }
  284. regmap_update_bits(frontend->regs, SUN4I_FRONTEND_EN_REG,
  285. SUN4I_FRONTEND_EN_EN,
  286. SUN4I_FRONTEND_EN_EN);
  287. regmap_update_bits(frontend->regs, SUN4I_FRONTEND_BYPASS_REG,
  288. SUN4I_FRONTEND_BYPASS_CSC_EN,
  289. SUN4I_FRONTEND_BYPASS_CSC_EN);
  290. sun4i_frontend_scaler_init(frontend);
  291. return 0;
  292. }
  293. static int sun4i_frontend_runtime_suspend(struct device *dev)
  294. {
  295. struct sun4i_frontend *frontend = dev_get_drvdata(dev);
  296. clk_disable_unprepare(frontend->ram_clk);
  297. clk_disable_unprepare(frontend->mod_clk);
  298. clk_disable_unprepare(frontend->bus_clk);
  299. reset_control_assert(frontend->reset);
  300. return 0;
  301. }
  302. static const struct dev_pm_ops sun4i_frontend_pm_ops = {
  303. .runtime_resume = sun4i_frontend_runtime_resume,
  304. .runtime_suspend = sun4i_frontend_runtime_suspend,
  305. };
  306. const struct of_device_id sun4i_frontend_of_table[] = {
  307. { .compatible = "allwinner,sun8i-a33-display-frontend" },
  308. { }
  309. };
  310. EXPORT_SYMBOL(sun4i_frontend_of_table);
  311. MODULE_DEVICE_TABLE(of, sun4i_frontend_of_table);
  312. static struct platform_driver sun4i_frontend_driver = {
  313. .probe = sun4i_frontend_probe,
  314. .remove = sun4i_frontend_remove,
  315. .driver = {
  316. .name = "sun4i-frontend",
  317. .of_match_table = sun4i_frontend_of_table,
  318. .pm = &sun4i_frontend_pm_ops,
  319. },
  320. };
  321. module_platform_driver(sun4i_frontend_driver);
  322. MODULE_AUTHOR("Maxime Ripard <maxime.ripard@free-electrons.com>");
  323. MODULE_DESCRIPTION("Allwinner A10 Display Engine Frontend Driver");
  324. MODULE_LICENSE("GPL");