n2rng.h 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /* n2rng.h: Niagara2 RNG defines.
  3. *
  4. * Copyright (C) 2008 David S. Miller <davem@davemloft.net>
  5. */
  6. #ifndef _N2RNG_H
  7. #define _N2RNG_H
  8. /* ver1 devices - n2-rng, vf-rng, kt-rng */
  9. #define RNG_v1_CTL_WAIT 0x0000000001fffe00ULL /* Minimum wait time */
  10. #define RNG_v1_CTL_WAIT_SHIFT 9
  11. #define RNG_v1_CTL_BYPASS 0x0000000000000100ULL /* VCO voltage source */
  12. #define RNG_v1_CTL_VCO 0x00000000000000c0ULL /* VCO rate control */
  13. #define RNG_v1_CTL_VCO_SHIFT 6
  14. #define RNG_v1_CTL_ASEL 0x0000000000000030ULL /* Analog MUX select */
  15. #define RNG_v1_CTL_ASEL_SHIFT 4
  16. #define RNG_v1_CTL_ASEL_NOOUT 2
  17. /* these are the same in v2 as in v1 */
  18. #define RNG_CTL_LFSR 0x0000000000000008ULL /* Use LFSR or plain shift */
  19. #define RNG_CTL_ES3 0x0000000000000004ULL /* Enable entropy source 3 */
  20. #define RNG_CTL_ES2 0x0000000000000002ULL /* Enable entropy source 2 */
  21. #define RNG_CTL_ES1 0x0000000000000001ULL /* Enable entropy source 1 */
  22. /* ver2 devices - m4-rng, m7-rng */
  23. #define RNG_v2_CTL_WAIT 0x0000000007fff800ULL /* Minimum wait time */
  24. #define RNG_v2_CTL_WAIT_SHIFT 12
  25. #define RNG_v2_CTL_BYPASS 0x0000000000000400ULL /* VCO voltage source */
  26. #define RNG_v2_CTL_VCO 0x0000000000000300ULL /* VCO rate control */
  27. #define RNG_v2_CTL_VCO_SHIFT 9
  28. #define RNG_v2_CTL_PERF 0x0000000000000180ULL /* Perf */
  29. #define RNG_v2_CTL_ASEL 0x0000000000000070ULL /* Analog MUX select */
  30. #define RNG_v2_CTL_ASEL_SHIFT 4
  31. #define RNG_v2_CTL_ASEL_NOOUT 7
  32. #define HV_FAST_RNG_GET_DIAG_CTL 0x130
  33. #define HV_FAST_RNG_CTL_READ 0x131
  34. #define HV_FAST_RNG_CTL_WRITE 0x132
  35. #define HV_FAST_RNG_DATA_READ_DIAG 0x133
  36. #define HV_FAST_RNG_DATA_READ 0x134
  37. #define HV_RNG_STATE_UNCONFIGURED 0
  38. #define HV_RNG_STATE_CONFIGURED 1
  39. #define HV_RNG_STATE_HEALTHCHECK 2
  40. #define HV_RNG_STATE_ERROR 3
  41. #define HV_RNG_NUM_CONTROL 4
  42. #ifndef __ASSEMBLY__
  43. extern unsigned long sun4v_rng_get_diag_ctl(void);
  44. extern unsigned long sun4v_rng_ctl_read_v1(unsigned long ctl_regs_ra,
  45. unsigned long *state,
  46. unsigned long *tick_delta);
  47. extern unsigned long sun4v_rng_ctl_read_v2(unsigned long ctl_regs_ra,
  48. unsigned long unit,
  49. unsigned long *state,
  50. unsigned long *tick_delta,
  51. unsigned long *watchdog,
  52. unsigned long *write_status);
  53. extern unsigned long sun4v_rng_ctl_write_v1(unsigned long ctl_regs_ra,
  54. unsigned long state,
  55. unsigned long write_timeout,
  56. unsigned long *tick_delta);
  57. extern unsigned long sun4v_rng_ctl_write_v2(unsigned long ctl_regs_ra,
  58. unsigned long state,
  59. unsigned long write_timeout,
  60. unsigned long unit);
  61. extern unsigned long sun4v_rng_data_read_diag_v1(unsigned long data_ra,
  62. unsigned long len,
  63. unsigned long *tick_delta);
  64. extern unsigned long sun4v_rng_data_read_diag_v2(unsigned long data_ra,
  65. unsigned long len,
  66. unsigned long unit,
  67. unsigned long *tick_delta);
  68. extern unsigned long sun4v_rng_data_read(unsigned long data_ra,
  69. unsigned long *tick_delta);
  70. enum n2rng_compat_id {
  71. N2_n2_rng,
  72. N2_vf_rng,
  73. N2_kt_rng,
  74. N2_m4_rng,
  75. N2_m7_rng,
  76. };
  77. struct n2rng_template {
  78. enum n2rng_compat_id id;
  79. int multi_capable;
  80. int chip_version;
  81. };
  82. struct n2rng_unit {
  83. u64 control[HV_RNG_NUM_CONTROL];
  84. };
  85. struct n2rng {
  86. struct platform_device *op;
  87. unsigned long flags;
  88. #define N2RNG_FLAG_MULTI 0x00000001 /* Multi-unit capable RNG */
  89. #define N2RNG_FLAG_CONTROL 0x00000002 /* Operating in control domain */
  90. #define N2RNG_FLAG_READY 0x00000008 /* Ready for hw-rng layer */
  91. #define N2RNG_FLAG_SHUTDOWN 0x00000010 /* Driver unregistering */
  92. #define N2RNG_FLAG_BUFFER_VALID 0x00000020 /* u32 buffer holds valid data */
  93. struct n2rng_template *data;
  94. int num_units;
  95. struct n2rng_unit *units;
  96. struct hwrng hwrng;
  97. u32 buffer;
  98. /* Registered hypervisor group API major and minor version. */
  99. unsigned long hvapi_major;
  100. unsigned long hvapi_minor;
  101. struct delayed_work work;
  102. unsigned long hv_state; /* HV_RNG_STATE_foo */
  103. unsigned long health_check_sec;
  104. unsigned long accum_cycles;
  105. unsigned long wd_timeo;
  106. #define N2RNG_HEALTH_CHECK_SEC_DEFAULT 0
  107. #define N2RNG_ACCUM_CYCLES_DEFAULT 2048
  108. #define N2RNG_WD_TIMEO_DEFAULT 0
  109. u64 scratch_control[HV_RNG_NUM_CONTROL];
  110. #define RNG_v1_SELFTEST_TICKS 38859
  111. #define RNG_v1_SELFTEST_VAL ((u64)0xB8820C7BD387E32C)
  112. #define RNG_v2_SELFTEST_TICKS 64
  113. #define RNG_v2_SELFTEST_VAL ((u64)0xffffffffffffffff)
  114. #define SELFTEST_POLY ((u64)0x231DCEE91262B8A3)
  115. #define SELFTEST_MATCH_GOAL 6
  116. #define SELFTEST_LOOPS_MAX 40000
  117. #define SELFTEST_BUFFER_WORDS 8
  118. u64 test_data;
  119. u64 test_control[HV_RNG_NUM_CONTROL];
  120. u64 test_buffer[SELFTEST_BUFFER_WORDS];
  121. };
  122. #define N2RNG_BLOCK_LIMIT 60000
  123. #define N2RNG_BUSY_LIMIT 100
  124. #define N2RNG_HCHECK_LIMIT 100
  125. #endif /* !(__ASSEMBLY__) */
  126. #endif /* _N2RNG_H */