ce4100.c 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161
  1. /*
  2. * Intel CE4100 platform specific setup code
  3. *
  4. * (C) Copyright 2010 Intel Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; version 2
  9. * of the License.
  10. */
  11. #include <linux/init.h>
  12. #include <linux/kernel.h>
  13. #include <linux/irq.h>
  14. #include <linux/reboot.h>
  15. #include <linux/serial_reg.h>
  16. #include <linux/serial_8250.h>
  17. #include <asm/ce4100.h>
  18. #include <asm/prom.h>
  19. #include <asm/setup.h>
  20. #include <asm/i8259.h>
  21. #include <asm/io.h>
  22. #include <asm/io_apic.h>
  23. #include <asm/emergency-restart.h>
  24. /*
  25. * The CE4100 platform has an internal 8051 Microcontroller which is
  26. * responsible for signaling to the external Power Management Unit the
  27. * intention to reset, reboot or power off the system. This 8051 device has
  28. * its command register mapped at I/O port 0xcf9 and the value 0x4 is used
  29. * to power off the system.
  30. */
  31. static void ce4100_power_off(void)
  32. {
  33. outb(0x4, 0xcf9);
  34. }
  35. #ifdef CONFIG_SERIAL_8250
  36. static unsigned int mem_serial_in(struct uart_port *p, int offset)
  37. {
  38. offset = offset << p->regshift;
  39. return readl(p->membase + offset);
  40. }
  41. /*
  42. * The UART Tx interrupts are not set under some conditions and therefore serial
  43. * transmission hangs. This is a silicon issue and has not been root caused. The
  44. * workaround for this silicon issue checks UART_LSR_THRE bit and UART_LSR_TEMT
  45. * bit of LSR register in interrupt handler to see whether at least one of these
  46. * two bits is set, if so then process the transmit request. If this workaround
  47. * is not applied, then the serial transmission may hang. This workaround is for
  48. * errata number 9 in Errata - B step.
  49. */
  50. static unsigned int ce4100_mem_serial_in(struct uart_port *p, int offset)
  51. {
  52. unsigned int ret, ier, lsr;
  53. if (offset == UART_IIR) {
  54. offset = offset << p->regshift;
  55. ret = readl(p->membase + offset);
  56. if (ret & UART_IIR_NO_INT) {
  57. /* see if the TX interrupt should have really set */
  58. ier = mem_serial_in(p, UART_IER);
  59. /* see if the UART's XMIT interrupt is enabled */
  60. if (ier & UART_IER_THRI) {
  61. lsr = mem_serial_in(p, UART_LSR);
  62. /* now check to see if the UART should be
  63. generating an interrupt (but isn't) */
  64. if (lsr & (UART_LSR_THRE | UART_LSR_TEMT))
  65. ret &= ~UART_IIR_NO_INT;
  66. }
  67. }
  68. } else
  69. ret = mem_serial_in(p, offset);
  70. return ret;
  71. }
  72. static void ce4100_mem_serial_out(struct uart_port *p, int offset, int value)
  73. {
  74. offset = offset << p->regshift;
  75. writel(value, p->membase + offset);
  76. }
  77. static void ce4100_serial_fixup(int port, struct uart_port *up,
  78. u32 *capabilites)
  79. {
  80. #ifdef CONFIG_EARLY_PRINTK
  81. /*
  82. * Over ride the legacy port configuration that comes from
  83. * asm/serial.h. Using the ioport driver then switching to the
  84. * PCI memmaped driver hangs the IOAPIC
  85. */
  86. if (up->iotype != UPIO_MEM32) {
  87. up->uartclk = 14745600;
  88. up->mapbase = 0xdffe0200;
  89. set_fixmap_nocache(FIX_EARLYCON_MEM_BASE,
  90. up->mapbase & PAGE_MASK);
  91. up->membase =
  92. (void __iomem *)__fix_to_virt(FIX_EARLYCON_MEM_BASE);
  93. up->membase += up->mapbase & ~PAGE_MASK;
  94. up->mapbase += port * 0x100;
  95. up->membase += port * 0x100;
  96. up->iotype = UPIO_MEM32;
  97. up->regshift = 2;
  98. up->irq = 4;
  99. }
  100. #endif
  101. up->iobase = 0;
  102. up->serial_in = ce4100_mem_serial_in;
  103. up->serial_out = ce4100_mem_serial_out;
  104. *capabilites |= (1 << 12);
  105. }
  106. static __init void sdv_serial_fixup(void)
  107. {
  108. serial8250_set_isa_configurator(ce4100_serial_fixup);
  109. }
  110. #else
  111. static inline void sdv_serial_fixup(void) {};
  112. #endif
  113. static void __init sdv_arch_setup(void)
  114. {
  115. sdv_serial_fixup();
  116. }
  117. static void sdv_pci_init(void)
  118. {
  119. x86_of_pci_init();
  120. }
  121. /*
  122. * CE4100 specific x86_init function overrides and early setup
  123. * calls.
  124. */
  125. void __init x86_ce4100_early_setup(void)
  126. {
  127. x86_init.oem.arch_setup = sdv_arch_setup;
  128. x86_init.resources.probe_roms = x86_init_noop;
  129. x86_init.mpparse.get_smp_config = x86_init_uint_noop;
  130. x86_init.mpparse.find_smp_config = x86_init_noop;
  131. x86_init.mpparse.setup_ioapic_ids = setup_ioapic_ids_from_mpc_nocheck;
  132. x86_init.pci.init = ce4100_pci_init;
  133. x86_init.pci.init_irq = sdv_pci_init;
  134. /*
  135. * By default, the reboot method is ACPI which is supported by the
  136. * CE4100 bootloader CEFDK using FADT.ResetReg Address and ResetValue
  137. * the bootloader will however issue a system power off instead of
  138. * reboot. By using BOOT_KBD we ensure proper system reboot as
  139. * expected.
  140. */
  141. reboot_type = BOOT_KBD;
  142. pm_power_off = ce4100_power_off;
  143. }