pcbios.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * BIOS32 and PCI BIOS handling.
  4. */
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/slab.h>
  8. #include <linux/module.h>
  9. #include <linux/uaccess.h>
  10. #include <asm/pci_x86.h>
  11. #include <asm/e820/types.h>
  12. #include <asm/pci-functions.h>
  13. #include <asm/set_memory.h>
  14. /* BIOS32 signature: "_32_" */
  15. #define BIOS32_SIGNATURE (('_' << 0) + ('3' << 8) + ('2' << 16) + ('_' << 24))
  16. /* PCI signature: "PCI " */
  17. #define PCI_SIGNATURE (('P' << 0) + ('C' << 8) + ('I' << 16) + (' ' << 24))
  18. /* PCI service signature: "$PCI" */
  19. #define PCI_SERVICE (('$' << 0) + ('P' << 8) + ('C' << 16) + ('I' << 24))
  20. /* PCI BIOS hardware mechanism flags */
  21. #define PCIBIOS_HW_TYPE1 0x01
  22. #define PCIBIOS_HW_TYPE2 0x02
  23. #define PCIBIOS_HW_TYPE1_SPEC 0x10
  24. #define PCIBIOS_HW_TYPE2_SPEC 0x20
  25. int pcibios_enabled;
  26. /* According to the BIOS specification at:
  27. * http://members.datafast.net.au/dft0802/specs/bios21.pdf, we could
  28. * restrict the x zone to some pages and make it ro. But this may be
  29. * broken on some bios, complex to handle with static_protections.
  30. * We could make the 0xe0000-0x100000 range rox, but this can break
  31. * some ISA mapping.
  32. *
  33. * So we let's an rw and x hole when pcibios is used. This shouldn't
  34. * happen for modern system with mmconfig, and if you don't want it
  35. * you could disable pcibios...
  36. */
  37. static inline void set_bios_x(void)
  38. {
  39. pcibios_enabled = 1;
  40. set_memory_x(PAGE_OFFSET + BIOS_BEGIN, (BIOS_END - BIOS_BEGIN) >> PAGE_SHIFT);
  41. if (__supported_pte_mask & _PAGE_NX)
  42. printk(KERN_INFO "PCI: PCI BIOS area is rw and x. Use pci=nobios if you want it NX.\n");
  43. }
  44. /*
  45. * This is the standard structure used to identify the entry point
  46. * to the BIOS32 Service Directory, as documented in
  47. * Standard BIOS 32-bit Service Directory Proposal
  48. * Revision 0.4 May 24, 1993
  49. * Phoenix Technologies Ltd.
  50. * Norwood, MA
  51. * and the PCI BIOS specification.
  52. */
  53. union bios32 {
  54. struct {
  55. unsigned long signature; /* _32_ */
  56. unsigned long entry; /* 32 bit physical address */
  57. unsigned char revision; /* Revision level, 0 */
  58. unsigned char length; /* Length in paragraphs should be 01 */
  59. unsigned char checksum; /* All bytes must add up to zero */
  60. unsigned char reserved[5]; /* Must be zero */
  61. } fields;
  62. char chars[16];
  63. };
  64. /*
  65. * Physical address of the service directory. I don't know if we're
  66. * allowed to have more than one of these or not, so just in case
  67. * we'll make pcibios_present() take a memory start parameter and store
  68. * the array there.
  69. */
  70. static struct {
  71. unsigned long address;
  72. unsigned short segment;
  73. } bios32_indirect __initdata = { 0, __KERNEL_CS };
  74. /*
  75. * Returns the entry point for the given service, NULL on error
  76. */
  77. static unsigned long __init bios32_service(unsigned long service)
  78. {
  79. unsigned char return_code; /* %al */
  80. unsigned long address; /* %ebx */
  81. unsigned long length; /* %ecx */
  82. unsigned long entry; /* %edx */
  83. unsigned long flags;
  84. local_irq_save(flags);
  85. __asm__("lcall *(%%edi); cld"
  86. : "=a" (return_code),
  87. "=b" (address),
  88. "=c" (length),
  89. "=d" (entry)
  90. : "0" (service),
  91. "1" (0),
  92. "D" (&bios32_indirect));
  93. local_irq_restore(flags);
  94. switch (return_code) {
  95. case 0:
  96. return address + entry;
  97. case 0x80: /* Not present */
  98. printk(KERN_WARNING "bios32_service(0x%lx): not present\n", service);
  99. return 0;
  100. default: /* Shouldn't happen */
  101. printk(KERN_WARNING "bios32_service(0x%lx): returned 0x%x -- BIOS bug!\n",
  102. service, return_code);
  103. return 0;
  104. }
  105. }
  106. static struct {
  107. unsigned long address;
  108. unsigned short segment;
  109. } pci_indirect __ro_after_init = {
  110. .address = 0,
  111. .segment = __KERNEL_CS,
  112. };
  113. static int pci_bios_present __ro_after_init;
  114. static int __init check_pcibios(void)
  115. {
  116. u32 signature, eax, ebx, ecx;
  117. u8 status, major_ver, minor_ver, hw_mech;
  118. unsigned long flags, pcibios_entry;
  119. if ((pcibios_entry = bios32_service(PCI_SERVICE))) {
  120. pci_indirect.address = pcibios_entry + PAGE_OFFSET;
  121. local_irq_save(flags);
  122. __asm__(
  123. "lcall *(%%edi); cld\n\t"
  124. "jc 1f\n\t"
  125. "xor %%ah, %%ah\n"
  126. "1:"
  127. : "=d" (signature),
  128. "=a" (eax),
  129. "=b" (ebx),
  130. "=c" (ecx)
  131. : "1" (PCIBIOS_PCI_BIOS_PRESENT),
  132. "D" (&pci_indirect)
  133. : "memory");
  134. local_irq_restore(flags);
  135. status = (eax >> 8) & 0xff;
  136. hw_mech = eax & 0xff;
  137. major_ver = (ebx >> 8) & 0xff;
  138. minor_ver = ebx & 0xff;
  139. if (pcibios_last_bus < 0)
  140. pcibios_last_bus = ecx & 0xff;
  141. DBG("PCI: BIOS probe returned s=%02x hw=%02x ver=%02x.%02x l=%02x\n",
  142. status, hw_mech, major_ver, minor_ver, pcibios_last_bus);
  143. if (status || signature != PCI_SIGNATURE) {
  144. printk (KERN_ERR "PCI: BIOS BUG #%x[%08x] found\n",
  145. status, signature);
  146. return 0;
  147. }
  148. printk(KERN_INFO "PCI: PCI BIOS revision %x.%02x entry at 0x%lx, last bus=%d\n",
  149. major_ver, minor_ver, pcibios_entry, pcibios_last_bus);
  150. #ifdef CONFIG_PCI_DIRECT
  151. if (!(hw_mech & PCIBIOS_HW_TYPE1))
  152. pci_probe &= ~PCI_PROBE_CONF1;
  153. if (!(hw_mech & PCIBIOS_HW_TYPE2))
  154. pci_probe &= ~PCI_PROBE_CONF2;
  155. #endif
  156. return 1;
  157. }
  158. return 0;
  159. }
  160. static int pci_bios_read(unsigned int seg, unsigned int bus,
  161. unsigned int devfn, int reg, int len, u32 *value)
  162. {
  163. unsigned long result = 0;
  164. unsigned long flags;
  165. unsigned long bx = (bus << 8) | devfn;
  166. u16 number = 0, mask = 0;
  167. WARN_ON(seg);
  168. if (!value || (bus > 255) || (devfn > 255) || (reg > 255))
  169. return -EINVAL;
  170. raw_spin_lock_irqsave(&pci_config_lock, flags);
  171. switch (len) {
  172. case 1:
  173. number = PCIBIOS_READ_CONFIG_BYTE;
  174. mask = 0xff;
  175. break;
  176. case 2:
  177. number = PCIBIOS_READ_CONFIG_WORD;
  178. mask = 0xffff;
  179. break;
  180. case 4:
  181. number = PCIBIOS_READ_CONFIG_DWORD;
  182. break;
  183. }
  184. __asm__("lcall *(%%esi); cld\n\t"
  185. "jc 1f\n\t"
  186. "xor %%ah, %%ah\n"
  187. "1:"
  188. : "=c" (*value),
  189. "=a" (result)
  190. : "1" (number),
  191. "b" (bx),
  192. "D" ((long)reg),
  193. "S" (&pci_indirect));
  194. /*
  195. * Zero-extend the result beyond 8 or 16 bits, do not trust the
  196. * BIOS having done it:
  197. */
  198. if (mask)
  199. *value &= mask;
  200. raw_spin_unlock_irqrestore(&pci_config_lock, flags);
  201. return (int)((result & 0xff00) >> 8);
  202. }
  203. static int pci_bios_write(unsigned int seg, unsigned int bus,
  204. unsigned int devfn, int reg, int len, u32 value)
  205. {
  206. unsigned long result = 0;
  207. unsigned long flags;
  208. unsigned long bx = (bus << 8) | devfn;
  209. u16 number = 0;
  210. WARN_ON(seg);
  211. if ((bus > 255) || (devfn > 255) || (reg > 255))
  212. return -EINVAL;
  213. raw_spin_lock_irqsave(&pci_config_lock, flags);
  214. switch (len) {
  215. case 1:
  216. number = PCIBIOS_WRITE_CONFIG_BYTE;
  217. break;
  218. case 2:
  219. number = PCIBIOS_WRITE_CONFIG_WORD;
  220. break;
  221. case 4:
  222. number = PCIBIOS_WRITE_CONFIG_DWORD;
  223. break;
  224. }
  225. __asm__("lcall *(%%esi); cld\n\t"
  226. "jc 1f\n\t"
  227. "xor %%ah, %%ah\n"
  228. "1:"
  229. : "=a" (result)
  230. : "0" (number),
  231. "c" (value),
  232. "b" (bx),
  233. "D" ((long)reg),
  234. "S" (&pci_indirect));
  235. raw_spin_unlock_irqrestore(&pci_config_lock, flags);
  236. return (int)((result & 0xff00) >> 8);
  237. }
  238. /*
  239. * Function table for BIOS32 access
  240. */
  241. static const struct pci_raw_ops pci_bios_access = {
  242. .read = pci_bios_read,
  243. .write = pci_bios_write
  244. };
  245. /*
  246. * Try to find PCI BIOS.
  247. */
  248. static const struct pci_raw_ops *__init pci_find_bios(void)
  249. {
  250. union bios32 *check;
  251. unsigned char sum;
  252. int i, length;
  253. /*
  254. * Follow the standard procedure for locating the BIOS32 Service
  255. * directory by scanning the permissible address range from
  256. * 0xe0000 through 0xfffff for a valid BIOS32 structure.
  257. */
  258. for (check = (union bios32 *) __va(0xe0000);
  259. check <= (union bios32 *) __va(0xffff0);
  260. ++check) {
  261. long sig;
  262. if (probe_kernel_address(&check->fields.signature, sig))
  263. continue;
  264. if (check->fields.signature != BIOS32_SIGNATURE)
  265. continue;
  266. length = check->fields.length * 16;
  267. if (!length)
  268. continue;
  269. sum = 0;
  270. for (i = 0; i < length ; ++i)
  271. sum += check->chars[i];
  272. if (sum != 0)
  273. continue;
  274. if (check->fields.revision != 0) {
  275. printk("PCI: unsupported BIOS32 revision %d at 0x%p\n",
  276. check->fields.revision, check);
  277. continue;
  278. }
  279. DBG("PCI: BIOS32 Service Directory structure at 0x%p\n", check);
  280. if (check->fields.entry >= 0x100000) {
  281. printk("PCI: BIOS32 entry (0x%p) in high memory, "
  282. "cannot use.\n", check);
  283. return NULL;
  284. } else {
  285. unsigned long bios32_entry = check->fields.entry;
  286. DBG("PCI: BIOS32 Service Directory entry at 0x%lx\n",
  287. bios32_entry);
  288. bios32_indirect.address = bios32_entry + PAGE_OFFSET;
  289. set_bios_x();
  290. if (check_pcibios())
  291. return &pci_bios_access;
  292. }
  293. break; /* Hopefully more than one BIOS32 cannot happen... */
  294. }
  295. return NULL;
  296. }
  297. /*
  298. * BIOS Functions for IRQ Routing
  299. */
  300. struct irq_routing_options {
  301. u16 size;
  302. struct irq_info *table;
  303. u16 segment;
  304. } __attribute__((packed));
  305. struct irq_routing_table * pcibios_get_irq_routing_table(void)
  306. {
  307. struct irq_routing_options opt;
  308. struct irq_routing_table *rt = NULL;
  309. int ret, map;
  310. unsigned long page;
  311. if (!pci_bios_present)
  312. return NULL;
  313. page = __get_free_page(GFP_KERNEL);
  314. if (!page)
  315. return NULL;
  316. opt.table = (struct irq_info *) page;
  317. opt.size = PAGE_SIZE;
  318. opt.segment = __KERNEL_DS;
  319. DBG("PCI: Fetching IRQ routing table... ");
  320. __asm__("push %%es\n\t"
  321. "push %%ds\n\t"
  322. "pop %%es\n\t"
  323. "lcall *(%%esi); cld\n\t"
  324. "pop %%es\n\t"
  325. "jc 1f\n\t"
  326. "xor %%ah, %%ah\n"
  327. "1:"
  328. : "=a" (ret),
  329. "=b" (map),
  330. "=m" (opt)
  331. : "0" (PCIBIOS_GET_ROUTING_OPTIONS),
  332. "1" (0),
  333. "D" ((long) &opt),
  334. "S" (&pci_indirect),
  335. "m" (opt)
  336. : "memory");
  337. DBG("OK ret=%d, size=%d, map=%x\n", ret, opt.size, map);
  338. if (ret & 0xff00)
  339. printk(KERN_ERR "PCI: Error %02x when fetching IRQ routing table.\n", (ret >> 8) & 0xff);
  340. else if (opt.size) {
  341. rt = kmalloc(sizeof(struct irq_routing_table) + opt.size, GFP_KERNEL);
  342. if (rt) {
  343. memset(rt, 0, sizeof(struct irq_routing_table));
  344. rt->size = opt.size + sizeof(struct irq_routing_table);
  345. rt->exclusive_irqs = map;
  346. memcpy(rt->slots, (void *) page, opt.size);
  347. printk(KERN_INFO "PCI: Using BIOS Interrupt Routing Table\n");
  348. }
  349. }
  350. free_page(page);
  351. return rt;
  352. }
  353. EXPORT_SYMBOL(pcibios_get_irq_routing_table);
  354. int pcibios_set_irq_routing(struct pci_dev *dev, int pin, int irq)
  355. {
  356. int ret;
  357. __asm__("lcall *(%%esi); cld\n\t"
  358. "jc 1f\n\t"
  359. "xor %%ah, %%ah\n"
  360. "1:"
  361. : "=a" (ret)
  362. : "0" (PCIBIOS_SET_PCI_HW_INT),
  363. "b" ((dev->bus->number << 8) | dev->devfn),
  364. "c" ((irq << 8) | (pin + 10)),
  365. "S" (&pci_indirect));
  366. return !(ret & 0xff00);
  367. }
  368. EXPORT_SYMBOL(pcibios_set_irq_routing);
  369. void __init pci_pcbios_init(void)
  370. {
  371. if ((pci_probe & PCI_PROBE_BIOS)
  372. && ((raw_pci_ops = pci_find_bios()))) {
  373. pci_bios_present = 1;
  374. }
  375. }