paging_tmpl.h 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * MMU support
  8. *
  9. * Copyright (C) 2006 Qumranet, Inc.
  10. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  11. *
  12. * Authors:
  13. * Yaniv Kamay <yaniv@qumranet.com>
  14. * Avi Kivity <avi@qumranet.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. */
  20. /*
  21. * We need the mmu code to access both 32-bit and 64-bit guest ptes,
  22. * so the code in this file is compiled twice, once per pte size.
  23. */
  24. #if PTTYPE == 64
  25. #define pt_element_t u64
  26. #define guest_walker guest_walker64
  27. #define FNAME(name) paging##64_##name
  28. #define PT_BASE_ADDR_MASK PT64_BASE_ADDR_MASK
  29. #define PT_LVL_ADDR_MASK(lvl) PT64_LVL_ADDR_MASK(lvl)
  30. #define PT_LVL_OFFSET_MASK(lvl) PT64_LVL_OFFSET_MASK(lvl)
  31. #define PT_INDEX(addr, level) PT64_INDEX(addr, level)
  32. #define PT_LEVEL_BITS PT64_LEVEL_BITS
  33. #define PT_GUEST_DIRTY_SHIFT PT_DIRTY_SHIFT
  34. #define PT_GUEST_ACCESSED_SHIFT PT_ACCESSED_SHIFT
  35. #define PT_HAVE_ACCESSED_DIRTY(mmu) true
  36. #ifdef CONFIG_X86_64
  37. #define PT_MAX_FULL_LEVELS PT64_ROOT_MAX_LEVEL
  38. #define CMPXCHG cmpxchg
  39. #else
  40. #define CMPXCHG cmpxchg64
  41. #define PT_MAX_FULL_LEVELS 2
  42. #endif
  43. #elif PTTYPE == 32
  44. #define pt_element_t u32
  45. #define guest_walker guest_walker32
  46. #define FNAME(name) paging##32_##name
  47. #define PT_BASE_ADDR_MASK PT32_BASE_ADDR_MASK
  48. #define PT_LVL_ADDR_MASK(lvl) PT32_LVL_ADDR_MASK(lvl)
  49. #define PT_LVL_OFFSET_MASK(lvl) PT32_LVL_OFFSET_MASK(lvl)
  50. #define PT_INDEX(addr, level) PT32_INDEX(addr, level)
  51. #define PT_LEVEL_BITS PT32_LEVEL_BITS
  52. #define PT_MAX_FULL_LEVELS 2
  53. #define PT_GUEST_DIRTY_SHIFT PT_DIRTY_SHIFT
  54. #define PT_GUEST_ACCESSED_SHIFT PT_ACCESSED_SHIFT
  55. #define PT_HAVE_ACCESSED_DIRTY(mmu) true
  56. #define CMPXCHG cmpxchg
  57. #elif PTTYPE == PTTYPE_EPT
  58. #define pt_element_t u64
  59. #define guest_walker guest_walkerEPT
  60. #define FNAME(name) ept_##name
  61. #define PT_BASE_ADDR_MASK PT64_BASE_ADDR_MASK
  62. #define PT_LVL_ADDR_MASK(lvl) PT64_LVL_ADDR_MASK(lvl)
  63. #define PT_LVL_OFFSET_MASK(lvl) PT64_LVL_OFFSET_MASK(lvl)
  64. #define PT_INDEX(addr, level) PT64_INDEX(addr, level)
  65. #define PT_LEVEL_BITS PT64_LEVEL_BITS
  66. #define PT_GUEST_DIRTY_SHIFT 9
  67. #define PT_GUEST_ACCESSED_SHIFT 8
  68. #define PT_HAVE_ACCESSED_DIRTY(mmu) ((mmu)->ept_ad)
  69. #define CMPXCHG cmpxchg64
  70. #define PT_MAX_FULL_LEVELS 4
  71. #else
  72. #error Invalid PTTYPE value
  73. #endif
  74. #define PT_GUEST_DIRTY_MASK (1 << PT_GUEST_DIRTY_SHIFT)
  75. #define PT_GUEST_ACCESSED_MASK (1 << PT_GUEST_ACCESSED_SHIFT)
  76. #define gpte_to_gfn_lvl FNAME(gpte_to_gfn_lvl)
  77. #define gpte_to_gfn(pte) gpte_to_gfn_lvl((pte), PT_PAGE_TABLE_LEVEL)
  78. /*
  79. * The guest_walker structure emulates the behavior of the hardware page
  80. * table walker.
  81. */
  82. struct guest_walker {
  83. int level;
  84. unsigned max_level;
  85. gfn_t table_gfn[PT_MAX_FULL_LEVELS];
  86. pt_element_t ptes[PT_MAX_FULL_LEVELS];
  87. pt_element_t prefetch_ptes[PTE_PREFETCH_NUM];
  88. gpa_t pte_gpa[PT_MAX_FULL_LEVELS];
  89. pt_element_t __user *ptep_user[PT_MAX_FULL_LEVELS];
  90. bool pte_writable[PT_MAX_FULL_LEVELS];
  91. unsigned pt_access;
  92. unsigned pte_access;
  93. gfn_t gfn;
  94. struct x86_exception fault;
  95. };
  96. static gfn_t gpte_to_gfn_lvl(pt_element_t gpte, int lvl)
  97. {
  98. return (gpte & PT_LVL_ADDR_MASK(lvl)) >> PAGE_SHIFT;
  99. }
  100. static inline void FNAME(protect_clean_gpte)(struct kvm_mmu *mmu, unsigned *access,
  101. unsigned gpte)
  102. {
  103. unsigned mask;
  104. /* dirty bit is not supported, so no need to track it */
  105. if (!PT_HAVE_ACCESSED_DIRTY(mmu))
  106. return;
  107. BUILD_BUG_ON(PT_WRITABLE_MASK != ACC_WRITE_MASK);
  108. mask = (unsigned)~ACC_WRITE_MASK;
  109. /* Allow write access to dirty gptes */
  110. mask |= (gpte >> (PT_GUEST_DIRTY_SHIFT - PT_WRITABLE_SHIFT)) &
  111. PT_WRITABLE_MASK;
  112. *access &= mask;
  113. }
  114. static inline int FNAME(is_present_gpte)(unsigned long pte)
  115. {
  116. #if PTTYPE != PTTYPE_EPT
  117. return pte & PT_PRESENT_MASK;
  118. #else
  119. return pte & 7;
  120. #endif
  121. }
  122. static int FNAME(cmpxchg_gpte)(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
  123. pt_element_t __user *ptep_user, unsigned index,
  124. pt_element_t orig_pte, pt_element_t new_pte)
  125. {
  126. int npages;
  127. pt_element_t ret;
  128. pt_element_t *table;
  129. struct page *page;
  130. npages = get_user_pages_fast((unsigned long)ptep_user, 1, 1, &page);
  131. /* Check if the user is doing something meaningless. */
  132. if (unlikely(npages != 1))
  133. return -EFAULT;
  134. table = kmap_atomic(page);
  135. ret = CMPXCHG(&table[index], orig_pte, new_pte);
  136. kunmap_atomic(table);
  137. kvm_release_page_dirty(page);
  138. return (ret != orig_pte);
  139. }
  140. static bool FNAME(prefetch_invalid_gpte)(struct kvm_vcpu *vcpu,
  141. struct kvm_mmu_page *sp, u64 *spte,
  142. u64 gpte)
  143. {
  144. if (is_rsvd_bits_set(&vcpu->arch.mmu, gpte, PT_PAGE_TABLE_LEVEL))
  145. goto no_present;
  146. if (!FNAME(is_present_gpte)(gpte))
  147. goto no_present;
  148. /* if accessed bit is not supported prefetch non accessed gpte */
  149. if (PT_HAVE_ACCESSED_DIRTY(&vcpu->arch.mmu) && !(gpte & PT_GUEST_ACCESSED_MASK))
  150. goto no_present;
  151. return false;
  152. no_present:
  153. drop_spte(vcpu->kvm, spte);
  154. return true;
  155. }
  156. /*
  157. * For PTTYPE_EPT, a page table can be executable but not readable
  158. * on supported processors. Therefore, set_spte does not automatically
  159. * set bit 0 if execute only is supported. Here, we repurpose ACC_USER_MASK
  160. * to signify readability since it isn't used in the EPT case
  161. */
  162. static inline unsigned FNAME(gpte_access)(u64 gpte)
  163. {
  164. unsigned access;
  165. #if PTTYPE == PTTYPE_EPT
  166. access = ((gpte & VMX_EPT_WRITABLE_MASK) ? ACC_WRITE_MASK : 0) |
  167. ((gpte & VMX_EPT_EXECUTABLE_MASK) ? ACC_EXEC_MASK : 0) |
  168. ((gpte & VMX_EPT_READABLE_MASK) ? ACC_USER_MASK : 0);
  169. #else
  170. BUILD_BUG_ON(ACC_EXEC_MASK != PT_PRESENT_MASK);
  171. BUILD_BUG_ON(ACC_EXEC_MASK != 1);
  172. access = gpte & (PT_WRITABLE_MASK | PT_USER_MASK | PT_PRESENT_MASK);
  173. /* Combine NX with P (which is set here) to get ACC_EXEC_MASK. */
  174. access ^= (gpte >> PT64_NX_SHIFT);
  175. #endif
  176. return access;
  177. }
  178. static int FNAME(update_accessed_dirty_bits)(struct kvm_vcpu *vcpu,
  179. struct kvm_mmu *mmu,
  180. struct guest_walker *walker,
  181. int write_fault)
  182. {
  183. unsigned level, index;
  184. pt_element_t pte, orig_pte;
  185. pt_element_t __user *ptep_user;
  186. gfn_t table_gfn;
  187. int ret;
  188. /* dirty/accessed bits are not supported, so no need to update them */
  189. if (!PT_HAVE_ACCESSED_DIRTY(mmu))
  190. return 0;
  191. for (level = walker->max_level; level >= walker->level; --level) {
  192. pte = orig_pte = walker->ptes[level - 1];
  193. table_gfn = walker->table_gfn[level - 1];
  194. ptep_user = walker->ptep_user[level - 1];
  195. index = offset_in_page(ptep_user) / sizeof(pt_element_t);
  196. if (!(pte & PT_GUEST_ACCESSED_MASK)) {
  197. trace_kvm_mmu_set_accessed_bit(table_gfn, index, sizeof(pte));
  198. pte |= PT_GUEST_ACCESSED_MASK;
  199. }
  200. if (level == walker->level && write_fault &&
  201. !(pte & PT_GUEST_DIRTY_MASK)) {
  202. trace_kvm_mmu_set_dirty_bit(table_gfn, index, sizeof(pte));
  203. #if PTTYPE == PTTYPE_EPT
  204. if (kvm_arch_write_log_dirty(vcpu))
  205. return -EINVAL;
  206. #endif
  207. pte |= PT_GUEST_DIRTY_MASK;
  208. }
  209. if (pte == orig_pte)
  210. continue;
  211. /*
  212. * If the slot is read-only, simply do not process the accessed
  213. * and dirty bits. This is the correct thing to do if the slot
  214. * is ROM, and page tables in read-as-ROM/write-as-MMIO slots
  215. * are only supported if the accessed and dirty bits are already
  216. * set in the ROM (so that MMIO writes are never needed).
  217. *
  218. * Note that NPT does not allow this at all and faults, since
  219. * it always wants nested page table entries for the guest
  220. * page tables to be writable. And EPT works but will simply
  221. * overwrite the read-only memory to set the accessed and dirty
  222. * bits.
  223. */
  224. if (unlikely(!walker->pte_writable[level - 1]))
  225. continue;
  226. ret = FNAME(cmpxchg_gpte)(vcpu, mmu, ptep_user, index, orig_pte, pte);
  227. if (ret)
  228. return ret;
  229. kvm_vcpu_mark_page_dirty(vcpu, table_gfn);
  230. walker->ptes[level - 1] = pte;
  231. }
  232. return 0;
  233. }
  234. static inline unsigned FNAME(gpte_pkeys)(struct kvm_vcpu *vcpu, u64 gpte)
  235. {
  236. unsigned pkeys = 0;
  237. #if PTTYPE == 64
  238. pte_t pte = {.pte = gpte};
  239. pkeys = pte_flags_pkey(pte_flags(pte));
  240. #endif
  241. return pkeys;
  242. }
  243. /*
  244. * Fetch a guest pte for a guest virtual address, or for an L2's GPA.
  245. */
  246. static int FNAME(walk_addr_generic)(struct guest_walker *walker,
  247. struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
  248. gpa_t addr, u32 access)
  249. {
  250. int ret;
  251. pt_element_t pte;
  252. pt_element_t __user *uninitialized_var(ptep_user);
  253. gfn_t table_gfn;
  254. u64 pt_access, pte_access;
  255. unsigned index, accessed_dirty, pte_pkey;
  256. unsigned nested_access;
  257. gpa_t pte_gpa;
  258. bool have_ad;
  259. int offset;
  260. u64 walk_nx_mask = 0;
  261. const int write_fault = access & PFERR_WRITE_MASK;
  262. const int user_fault = access & PFERR_USER_MASK;
  263. const int fetch_fault = access & PFERR_FETCH_MASK;
  264. u16 errcode = 0;
  265. gpa_t real_gpa;
  266. gfn_t gfn;
  267. trace_kvm_mmu_pagetable_walk(addr, access);
  268. retry_walk:
  269. walker->level = mmu->root_level;
  270. pte = mmu->get_cr3(vcpu);
  271. have_ad = PT_HAVE_ACCESSED_DIRTY(mmu);
  272. #if PTTYPE == 64
  273. walk_nx_mask = 1ULL << PT64_NX_SHIFT;
  274. if (walker->level == PT32E_ROOT_LEVEL) {
  275. pte = mmu->get_pdptr(vcpu, (addr >> 30) & 3);
  276. trace_kvm_mmu_paging_element(pte, walker->level);
  277. if (!FNAME(is_present_gpte)(pte))
  278. goto error;
  279. --walker->level;
  280. }
  281. #endif
  282. walker->max_level = walker->level;
  283. ASSERT(!(is_long_mode(vcpu) && !is_pae(vcpu)));
  284. /*
  285. * FIXME: on Intel processors, loads of the PDPTE registers for PAE paging
  286. * by the MOV to CR instruction are treated as reads and do not cause the
  287. * processor to set the dirty flag in any EPT paging-structure entry.
  288. */
  289. nested_access = (have_ad ? PFERR_WRITE_MASK : 0) | PFERR_USER_MASK;
  290. pte_access = ~0;
  291. ++walker->level;
  292. do {
  293. gfn_t real_gfn;
  294. unsigned long host_addr;
  295. pt_access = pte_access;
  296. --walker->level;
  297. index = PT_INDEX(addr, walker->level);
  298. table_gfn = gpte_to_gfn(pte);
  299. offset = index * sizeof(pt_element_t);
  300. pte_gpa = gfn_to_gpa(table_gfn) + offset;
  301. BUG_ON(walker->level < 1);
  302. walker->table_gfn[walker->level - 1] = table_gfn;
  303. walker->pte_gpa[walker->level - 1] = pte_gpa;
  304. real_gfn = mmu->translate_gpa(vcpu, gfn_to_gpa(table_gfn),
  305. nested_access,
  306. &walker->fault);
  307. /*
  308. * FIXME: This can happen if emulation (for of an INS/OUTS
  309. * instruction) triggers a nested page fault. The exit
  310. * qualification / exit info field will incorrectly have
  311. * "guest page access" as the nested page fault's cause,
  312. * instead of "guest page structure access". To fix this,
  313. * the x86_exception struct should be augmented with enough
  314. * information to fix the exit_qualification or exit_info_1
  315. * fields.
  316. */
  317. if (unlikely(real_gfn == UNMAPPED_GVA))
  318. return 0;
  319. real_gfn = gpa_to_gfn(real_gfn);
  320. host_addr = kvm_vcpu_gfn_to_hva_prot(vcpu, real_gfn,
  321. &walker->pte_writable[walker->level - 1]);
  322. if (unlikely(kvm_is_error_hva(host_addr)))
  323. goto error;
  324. ptep_user = (pt_element_t __user *)((void *)host_addr + offset);
  325. if (unlikely(__copy_from_user(&pte, ptep_user, sizeof(pte))))
  326. goto error;
  327. walker->ptep_user[walker->level - 1] = ptep_user;
  328. trace_kvm_mmu_paging_element(pte, walker->level);
  329. /*
  330. * Inverting the NX it lets us AND it like other
  331. * permission bits.
  332. */
  333. pte_access = pt_access & (pte ^ walk_nx_mask);
  334. if (unlikely(!FNAME(is_present_gpte)(pte)))
  335. goto error;
  336. if (unlikely(is_rsvd_bits_set(mmu, pte, walker->level))) {
  337. errcode = PFERR_RSVD_MASK | PFERR_PRESENT_MASK;
  338. goto error;
  339. }
  340. walker->ptes[walker->level - 1] = pte;
  341. } while (!is_last_gpte(mmu, walker->level, pte));
  342. pte_pkey = FNAME(gpte_pkeys)(vcpu, pte);
  343. accessed_dirty = have_ad ? pte_access & PT_GUEST_ACCESSED_MASK : 0;
  344. /* Convert to ACC_*_MASK flags for struct guest_walker. */
  345. walker->pt_access = FNAME(gpte_access)(pt_access ^ walk_nx_mask);
  346. walker->pte_access = FNAME(gpte_access)(pte_access ^ walk_nx_mask);
  347. errcode = permission_fault(vcpu, mmu, walker->pte_access, pte_pkey, access);
  348. if (unlikely(errcode))
  349. goto error;
  350. gfn = gpte_to_gfn_lvl(pte, walker->level);
  351. gfn += (addr & PT_LVL_OFFSET_MASK(walker->level)) >> PAGE_SHIFT;
  352. if (PTTYPE == 32 && walker->level == PT_DIRECTORY_LEVEL && is_cpuid_PSE36())
  353. gfn += pse36_gfn_delta(pte);
  354. real_gpa = mmu->translate_gpa(vcpu, gfn_to_gpa(gfn), access, &walker->fault);
  355. if (real_gpa == UNMAPPED_GVA)
  356. return 0;
  357. walker->gfn = real_gpa >> PAGE_SHIFT;
  358. if (!write_fault)
  359. FNAME(protect_clean_gpte)(mmu, &walker->pte_access, pte);
  360. else
  361. /*
  362. * On a write fault, fold the dirty bit into accessed_dirty.
  363. * For modes without A/D bits support accessed_dirty will be
  364. * always clear.
  365. */
  366. accessed_dirty &= pte >>
  367. (PT_GUEST_DIRTY_SHIFT - PT_GUEST_ACCESSED_SHIFT);
  368. if (unlikely(!accessed_dirty)) {
  369. ret = FNAME(update_accessed_dirty_bits)(vcpu, mmu, walker, write_fault);
  370. if (unlikely(ret < 0))
  371. goto error;
  372. else if (ret)
  373. goto retry_walk;
  374. }
  375. pgprintk("%s: pte %llx pte_access %x pt_access %x\n",
  376. __func__, (u64)pte, walker->pte_access, walker->pt_access);
  377. return 1;
  378. error:
  379. errcode |= write_fault | user_fault;
  380. if (fetch_fault && (mmu->nx ||
  381. kvm_read_cr4_bits(vcpu, X86_CR4_SMEP)))
  382. errcode |= PFERR_FETCH_MASK;
  383. walker->fault.vector = PF_VECTOR;
  384. walker->fault.error_code_valid = true;
  385. walker->fault.error_code = errcode;
  386. #if PTTYPE == PTTYPE_EPT
  387. /*
  388. * Use PFERR_RSVD_MASK in error_code to to tell if EPT
  389. * misconfiguration requires to be injected. The detection is
  390. * done by is_rsvd_bits_set() above.
  391. *
  392. * We set up the value of exit_qualification to inject:
  393. * [2:0] - Derive from the access bits. The exit_qualification might be
  394. * out of date if it is serving an EPT misconfiguration.
  395. * [5:3] - Calculated by the page walk of the guest EPT page tables
  396. * [7:8] - Derived from [7:8] of real exit_qualification
  397. *
  398. * The other bits are set to 0.
  399. */
  400. if (!(errcode & PFERR_RSVD_MASK)) {
  401. vcpu->arch.exit_qualification &= 0x180;
  402. if (write_fault)
  403. vcpu->arch.exit_qualification |= EPT_VIOLATION_ACC_WRITE;
  404. if (user_fault)
  405. vcpu->arch.exit_qualification |= EPT_VIOLATION_ACC_READ;
  406. if (fetch_fault)
  407. vcpu->arch.exit_qualification |= EPT_VIOLATION_ACC_INSTR;
  408. vcpu->arch.exit_qualification |= (pte_access & 0x7) << 3;
  409. }
  410. #endif
  411. walker->fault.address = addr;
  412. walker->fault.nested_page_fault = mmu != vcpu->arch.walk_mmu;
  413. trace_kvm_mmu_walker_error(walker->fault.error_code);
  414. return 0;
  415. }
  416. static int FNAME(walk_addr)(struct guest_walker *walker,
  417. struct kvm_vcpu *vcpu, gpa_t addr, u32 access)
  418. {
  419. return FNAME(walk_addr_generic)(walker, vcpu, &vcpu->arch.mmu, addr,
  420. access);
  421. }
  422. #if PTTYPE != PTTYPE_EPT
  423. static int FNAME(walk_addr_nested)(struct guest_walker *walker,
  424. struct kvm_vcpu *vcpu, gva_t addr,
  425. u32 access)
  426. {
  427. return FNAME(walk_addr_generic)(walker, vcpu, &vcpu->arch.nested_mmu,
  428. addr, access);
  429. }
  430. #endif
  431. static bool
  432. FNAME(prefetch_gpte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
  433. u64 *spte, pt_element_t gpte, bool no_dirty_log)
  434. {
  435. unsigned pte_access;
  436. gfn_t gfn;
  437. kvm_pfn_t pfn;
  438. if (FNAME(prefetch_invalid_gpte)(vcpu, sp, spte, gpte))
  439. return false;
  440. pgprintk("%s: gpte %llx spte %p\n", __func__, (u64)gpte, spte);
  441. gfn = gpte_to_gfn(gpte);
  442. pte_access = sp->role.access & FNAME(gpte_access)(gpte);
  443. FNAME(protect_clean_gpte)(&vcpu->arch.mmu, &pte_access, gpte);
  444. pfn = pte_prefetch_gfn_to_pfn(vcpu, gfn,
  445. no_dirty_log && (pte_access & ACC_WRITE_MASK));
  446. if (is_error_pfn(pfn))
  447. return false;
  448. /*
  449. * we call mmu_set_spte() with host_writable = true because
  450. * pte_prefetch_gfn_to_pfn always gets a writable pfn.
  451. */
  452. mmu_set_spte(vcpu, spte, pte_access, 0, PT_PAGE_TABLE_LEVEL, gfn, pfn,
  453. true, true);
  454. kvm_release_pfn_clean(pfn);
  455. return true;
  456. }
  457. static void FNAME(update_pte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
  458. u64 *spte, const void *pte)
  459. {
  460. pt_element_t gpte = *(const pt_element_t *)pte;
  461. FNAME(prefetch_gpte)(vcpu, sp, spte, gpte, false);
  462. }
  463. static bool FNAME(gpte_changed)(struct kvm_vcpu *vcpu,
  464. struct guest_walker *gw, int level)
  465. {
  466. pt_element_t curr_pte;
  467. gpa_t base_gpa, pte_gpa = gw->pte_gpa[level - 1];
  468. u64 mask;
  469. int r, index;
  470. if (level == PT_PAGE_TABLE_LEVEL) {
  471. mask = PTE_PREFETCH_NUM * sizeof(pt_element_t) - 1;
  472. base_gpa = pte_gpa & ~mask;
  473. index = (pte_gpa - base_gpa) / sizeof(pt_element_t);
  474. r = kvm_vcpu_read_guest_atomic(vcpu, base_gpa,
  475. gw->prefetch_ptes, sizeof(gw->prefetch_ptes));
  476. curr_pte = gw->prefetch_ptes[index];
  477. } else
  478. r = kvm_vcpu_read_guest_atomic(vcpu, pte_gpa,
  479. &curr_pte, sizeof(curr_pte));
  480. return r || curr_pte != gw->ptes[level - 1];
  481. }
  482. static void FNAME(pte_prefetch)(struct kvm_vcpu *vcpu, struct guest_walker *gw,
  483. u64 *sptep)
  484. {
  485. struct kvm_mmu_page *sp;
  486. pt_element_t *gptep = gw->prefetch_ptes;
  487. u64 *spte;
  488. int i;
  489. sp = page_header(__pa(sptep));
  490. if (sp->role.level > PT_PAGE_TABLE_LEVEL)
  491. return;
  492. if (sp->role.direct)
  493. return __direct_pte_prefetch(vcpu, sp, sptep);
  494. i = (sptep - sp->spt) & ~(PTE_PREFETCH_NUM - 1);
  495. spte = sp->spt + i;
  496. for (i = 0; i < PTE_PREFETCH_NUM; i++, spte++) {
  497. if (spte == sptep)
  498. continue;
  499. if (is_shadow_present_pte(*spte))
  500. continue;
  501. if (!FNAME(prefetch_gpte)(vcpu, sp, spte, gptep[i], true))
  502. break;
  503. }
  504. }
  505. /*
  506. * Fetch a shadow pte for a specific level in the paging hierarchy.
  507. * If the guest tries to write a write-protected page, we need to
  508. * emulate this operation, return 1 to indicate this case.
  509. */
  510. static int FNAME(fetch)(struct kvm_vcpu *vcpu, gpa_t addr,
  511. struct guest_walker *gw,
  512. int write_fault, int hlevel,
  513. kvm_pfn_t pfn, bool map_writable, bool prefault,
  514. bool lpage_disallowed)
  515. {
  516. struct kvm_mmu_page *sp = NULL;
  517. struct kvm_shadow_walk_iterator it;
  518. unsigned direct_access, access = gw->pt_access;
  519. int top_level, ret;
  520. gfn_t gfn, base_gfn;
  521. direct_access = gw->pte_access;
  522. top_level = vcpu->arch.mmu.root_level;
  523. if (top_level == PT32E_ROOT_LEVEL)
  524. top_level = PT32_ROOT_LEVEL;
  525. /*
  526. * Verify that the top-level gpte is still there. Since the page
  527. * is a root page, it is either write protected (and cannot be
  528. * changed from now on) or it is invalid (in which case, we don't
  529. * really care if it changes underneath us after this point).
  530. */
  531. if (FNAME(gpte_changed)(vcpu, gw, top_level))
  532. goto out_gpte_changed;
  533. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  534. goto out_gpte_changed;
  535. for (shadow_walk_init(&it, vcpu, addr);
  536. shadow_walk_okay(&it) && it.level > gw->level;
  537. shadow_walk_next(&it)) {
  538. gfn_t table_gfn;
  539. clear_sp_write_flooding_count(it.sptep);
  540. drop_large_spte(vcpu, it.sptep);
  541. sp = NULL;
  542. if (!is_shadow_present_pte(*it.sptep)) {
  543. table_gfn = gw->table_gfn[it.level - 2];
  544. sp = kvm_mmu_get_page(vcpu, table_gfn, addr, it.level-1,
  545. false, access);
  546. }
  547. /*
  548. * Verify that the gpte in the page we've just write
  549. * protected is still there.
  550. */
  551. if (FNAME(gpte_changed)(vcpu, gw, it.level - 1))
  552. goto out_gpte_changed;
  553. if (sp)
  554. link_shadow_page(vcpu, it.sptep, sp);
  555. }
  556. /*
  557. * FNAME(page_fault) might have clobbered the bottom bits of
  558. * gw->gfn, restore them from the virtual address.
  559. */
  560. gfn = gw->gfn | ((addr & PT_LVL_OFFSET_MASK(gw->level)) >> PAGE_SHIFT);
  561. base_gfn = gfn;
  562. trace_kvm_mmu_spte_requested(addr, gw->level, pfn);
  563. for (; shadow_walk_okay(&it); shadow_walk_next(&it)) {
  564. clear_sp_write_flooding_count(it.sptep);
  565. /*
  566. * We cannot overwrite existing page tables with an NX
  567. * large page, as the leaf could be executable.
  568. */
  569. disallowed_hugepage_adjust(it, gfn, &pfn, &hlevel);
  570. base_gfn = gfn & ~(KVM_PAGES_PER_HPAGE(it.level) - 1);
  571. if (it.level == hlevel)
  572. break;
  573. validate_direct_spte(vcpu, it.sptep, direct_access);
  574. drop_large_spte(vcpu, it.sptep);
  575. if (!is_shadow_present_pte(*it.sptep)) {
  576. sp = kvm_mmu_get_page(vcpu, base_gfn, addr,
  577. it.level - 1, true, direct_access);
  578. link_shadow_page(vcpu, it.sptep, sp);
  579. if (lpage_disallowed)
  580. account_huge_nx_page(vcpu->kvm, sp);
  581. }
  582. }
  583. ret = mmu_set_spte(vcpu, it.sptep, gw->pte_access, write_fault,
  584. it.level, base_gfn, pfn, prefault, map_writable);
  585. FNAME(pte_prefetch)(vcpu, gw, it.sptep);
  586. ++vcpu->stat.pf_fixed;
  587. return ret;
  588. out_gpte_changed:
  589. return RET_PF_RETRY;
  590. }
  591. /*
  592. * To see whether the mapped gfn can write its page table in the current
  593. * mapping.
  594. *
  595. * It is the helper function of FNAME(page_fault). When guest uses large page
  596. * size to map the writable gfn which is used as current page table, we should
  597. * force kvm to use small page size to map it because new shadow page will be
  598. * created when kvm establishes shadow page table that stop kvm using large
  599. * page size. Do it early can avoid unnecessary #PF and emulation.
  600. *
  601. * @write_fault_to_shadow_pgtable will return true if the fault gfn is
  602. * currently used as its page table.
  603. *
  604. * Note: the PDPT page table is not checked for PAE-32 bit guest. It is ok
  605. * since the PDPT is always shadowed, that means, we can not use large page
  606. * size to map the gfn which is used as PDPT.
  607. */
  608. static bool
  609. FNAME(is_self_change_mapping)(struct kvm_vcpu *vcpu,
  610. struct guest_walker *walker, int user_fault,
  611. bool *write_fault_to_shadow_pgtable)
  612. {
  613. int level;
  614. gfn_t mask = ~(KVM_PAGES_PER_HPAGE(walker->level) - 1);
  615. bool self_changed = false;
  616. if (!(walker->pte_access & ACC_WRITE_MASK ||
  617. (!is_write_protection(vcpu) && !user_fault)))
  618. return false;
  619. for (level = walker->level; level <= walker->max_level; level++) {
  620. gfn_t gfn = walker->gfn ^ walker->table_gfn[level - 1];
  621. self_changed |= !(gfn & mask);
  622. *write_fault_to_shadow_pgtable |= !gfn;
  623. }
  624. return self_changed;
  625. }
  626. /*
  627. * Page fault handler. There are several causes for a page fault:
  628. * - there is no shadow pte for the guest pte
  629. * - write access through a shadow pte marked read only so that we can set
  630. * the dirty bit
  631. * - write access to a shadow pte marked read only so we can update the page
  632. * dirty bitmap, when userspace requests it
  633. * - mmio access; in this case we will never install a present shadow pte
  634. * - normal guest page fault due to the guest pte marked not present, not
  635. * writable, or not executable
  636. *
  637. * Returns: 1 if we need to emulate the instruction, 0 otherwise, or
  638. * a negative value on error.
  639. */
  640. static int FNAME(page_fault)(struct kvm_vcpu *vcpu, gpa_t addr, u32 error_code,
  641. bool prefault)
  642. {
  643. int write_fault = error_code & PFERR_WRITE_MASK;
  644. int user_fault = error_code & PFERR_USER_MASK;
  645. struct guest_walker walker;
  646. int r;
  647. kvm_pfn_t pfn;
  648. int level = PT_PAGE_TABLE_LEVEL;
  649. unsigned long mmu_seq;
  650. bool map_writable, is_self_change_mapping;
  651. bool lpage_disallowed = (error_code & PFERR_FETCH_MASK) &&
  652. is_nx_huge_page_enabled();
  653. bool force_pt_level = lpage_disallowed;
  654. pgprintk("%s: addr %lx err %x\n", __func__, addr, error_code);
  655. r = mmu_topup_memory_caches(vcpu);
  656. if (r)
  657. return r;
  658. /*
  659. * If PFEC.RSVD is set, this is a shadow page fault.
  660. * The bit needs to be cleared before walking guest page tables.
  661. */
  662. error_code &= ~PFERR_RSVD_MASK;
  663. /*
  664. * Look up the guest pte for the faulting address.
  665. */
  666. r = FNAME(walk_addr)(&walker, vcpu, addr, error_code);
  667. /*
  668. * The page is not mapped by the guest. Let the guest handle it.
  669. */
  670. if (!r) {
  671. pgprintk("%s: guest page fault\n", __func__);
  672. if (!prefault)
  673. inject_page_fault(vcpu, &walker.fault);
  674. return RET_PF_RETRY;
  675. }
  676. if (page_fault_handle_page_track(vcpu, error_code, walker.gfn)) {
  677. shadow_page_table_clear_flood(vcpu, addr);
  678. return RET_PF_EMULATE;
  679. }
  680. vcpu->arch.write_fault_to_shadow_pgtable = false;
  681. is_self_change_mapping = FNAME(is_self_change_mapping)(vcpu,
  682. &walker, user_fault, &vcpu->arch.write_fault_to_shadow_pgtable);
  683. if (walker.level >= PT_DIRECTORY_LEVEL && !is_self_change_mapping) {
  684. level = mapping_level(vcpu, walker.gfn, &force_pt_level);
  685. if (likely(!force_pt_level)) {
  686. level = min(walker.level, level);
  687. walker.gfn = walker.gfn & ~(KVM_PAGES_PER_HPAGE(level) - 1);
  688. }
  689. } else
  690. force_pt_level = true;
  691. mmu_seq = vcpu->kvm->mmu_notifier_seq;
  692. smp_rmb();
  693. if (try_async_pf(vcpu, prefault, walker.gfn, addr, &pfn, write_fault,
  694. &map_writable))
  695. return RET_PF_RETRY;
  696. if (handle_abnormal_pfn(vcpu, addr, walker.gfn, pfn, walker.pte_access, &r))
  697. return r;
  698. /*
  699. * Do not change pte_access if the pfn is a mmio page, otherwise
  700. * we will cache the incorrect access into mmio spte.
  701. */
  702. if (write_fault && !(walker.pte_access & ACC_WRITE_MASK) &&
  703. !is_write_protection(vcpu) && !user_fault &&
  704. !is_noslot_pfn(pfn)) {
  705. walker.pte_access |= ACC_WRITE_MASK;
  706. walker.pte_access &= ~ACC_USER_MASK;
  707. /*
  708. * If we converted a user page to a kernel page,
  709. * so that the kernel can write to it when cr0.wp=0,
  710. * then we should prevent the kernel from executing it
  711. * if SMEP is enabled.
  712. */
  713. if (kvm_read_cr4_bits(vcpu, X86_CR4_SMEP))
  714. walker.pte_access &= ~ACC_EXEC_MASK;
  715. }
  716. r = RET_PF_RETRY;
  717. spin_lock(&vcpu->kvm->mmu_lock);
  718. if (mmu_notifier_retry(vcpu->kvm, mmu_seq))
  719. goto out_unlock;
  720. kvm_mmu_audit(vcpu, AUDIT_PRE_PAGE_FAULT);
  721. if (make_mmu_pages_available(vcpu) < 0)
  722. goto out_unlock;
  723. if (!force_pt_level)
  724. transparent_hugepage_adjust(vcpu, walker.gfn, &pfn, &level);
  725. r = FNAME(fetch)(vcpu, addr, &walker, write_fault,
  726. level, pfn, map_writable, prefault, lpage_disallowed);
  727. kvm_mmu_audit(vcpu, AUDIT_POST_PAGE_FAULT);
  728. out_unlock:
  729. spin_unlock(&vcpu->kvm->mmu_lock);
  730. kvm_release_pfn_clean(pfn);
  731. return r;
  732. }
  733. static gpa_t FNAME(get_level1_sp_gpa)(struct kvm_mmu_page *sp)
  734. {
  735. int offset = 0;
  736. WARN_ON(sp->role.level != PT_PAGE_TABLE_LEVEL);
  737. if (PTTYPE == 32)
  738. offset = sp->role.quadrant << PT64_LEVEL_BITS;
  739. return gfn_to_gpa(sp->gfn) + offset * sizeof(pt_element_t);
  740. }
  741. static void FNAME(invlpg)(struct kvm_vcpu *vcpu, gva_t gva, hpa_t root_hpa)
  742. {
  743. struct kvm_shadow_walk_iterator iterator;
  744. struct kvm_mmu_page *sp;
  745. int level;
  746. u64 *sptep;
  747. vcpu_clear_mmio_info(vcpu, gva);
  748. /*
  749. * No need to check return value here, rmap_can_add() can
  750. * help us to skip pte prefetch later.
  751. */
  752. mmu_topup_memory_caches(vcpu);
  753. if (!VALID_PAGE(root_hpa)) {
  754. WARN_ON(1);
  755. return;
  756. }
  757. spin_lock(&vcpu->kvm->mmu_lock);
  758. for_each_shadow_entry_using_root(vcpu, root_hpa, gva, iterator) {
  759. level = iterator.level;
  760. sptep = iterator.sptep;
  761. sp = page_header(__pa(sptep));
  762. if (is_last_spte(*sptep, level)) {
  763. pt_element_t gpte;
  764. gpa_t pte_gpa;
  765. if (!sp->unsync)
  766. break;
  767. pte_gpa = FNAME(get_level1_sp_gpa)(sp);
  768. pte_gpa += (sptep - sp->spt) * sizeof(pt_element_t);
  769. if (mmu_page_zap_pte(vcpu->kvm, sp, sptep))
  770. kvm_flush_remote_tlbs(vcpu->kvm);
  771. if (!rmap_can_add(vcpu))
  772. break;
  773. if (kvm_vcpu_read_guest_atomic(vcpu, pte_gpa, &gpte,
  774. sizeof(pt_element_t)))
  775. break;
  776. FNAME(update_pte)(vcpu, sp, sptep, &gpte);
  777. }
  778. if (!is_shadow_present_pte(*sptep) || !sp->unsync_children)
  779. break;
  780. }
  781. spin_unlock(&vcpu->kvm->mmu_lock);
  782. }
  783. /* Note, @addr is a GPA when gva_to_gpa() translates an L2 GPA to an L1 GPA. */
  784. static gpa_t FNAME(gva_to_gpa)(struct kvm_vcpu *vcpu, gpa_t addr, u32 access,
  785. struct x86_exception *exception)
  786. {
  787. struct guest_walker walker;
  788. gpa_t gpa = UNMAPPED_GVA;
  789. int r;
  790. r = FNAME(walk_addr)(&walker, vcpu, addr, access);
  791. if (r) {
  792. gpa = gfn_to_gpa(walker.gfn);
  793. gpa |= addr & ~PAGE_MASK;
  794. } else if (exception)
  795. *exception = walker.fault;
  796. return gpa;
  797. }
  798. #if PTTYPE != PTTYPE_EPT
  799. /* Note, gva_to_gpa_nested() is only used to translate L2 GVAs. */
  800. static gpa_t FNAME(gva_to_gpa_nested)(struct kvm_vcpu *vcpu, gpa_t vaddr,
  801. u32 access,
  802. struct x86_exception *exception)
  803. {
  804. struct guest_walker walker;
  805. gpa_t gpa = UNMAPPED_GVA;
  806. int r;
  807. #ifndef CONFIG_X86_64
  808. /* A 64-bit GVA should be impossible on 32-bit KVM. */
  809. WARN_ON_ONCE(vaddr >> 32);
  810. #endif
  811. r = FNAME(walk_addr_nested)(&walker, vcpu, vaddr, access);
  812. if (r) {
  813. gpa = gfn_to_gpa(walker.gfn);
  814. gpa |= vaddr & ~PAGE_MASK;
  815. } else if (exception)
  816. *exception = walker.fault;
  817. return gpa;
  818. }
  819. #endif
  820. /*
  821. * Using the cached information from sp->gfns is safe because:
  822. * - The spte has a reference to the struct page, so the pfn for a given gfn
  823. * can't change unless all sptes pointing to it are nuked first.
  824. *
  825. * Note:
  826. * We should flush all tlbs if spte is dropped even though guest is
  827. * responsible for it. Since if we don't, kvm_mmu_notifier_invalidate_page
  828. * and kvm_mmu_notifier_invalidate_range_start detect the mapping page isn't
  829. * used by guest then tlbs are not flushed, so guest is allowed to access the
  830. * freed pages.
  831. * And we increase kvm->tlbs_dirty to delay tlbs flush in this case.
  832. */
  833. static int FNAME(sync_page)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
  834. {
  835. int i, nr_present = 0;
  836. bool host_writable;
  837. gpa_t first_pte_gpa;
  838. int set_spte_ret = 0;
  839. /* direct kvm_mmu_page can not be unsync. */
  840. BUG_ON(sp->role.direct);
  841. first_pte_gpa = FNAME(get_level1_sp_gpa)(sp);
  842. for (i = 0; i < PT64_ENT_PER_PAGE; i++) {
  843. unsigned pte_access;
  844. pt_element_t gpte;
  845. gpa_t pte_gpa;
  846. gfn_t gfn;
  847. if (!sp->spt[i])
  848. continue;
  849. pte_gpa = first_pte_gpa + i * sizeof(pt_element_t);
  850. if (kvm_vcpu_read_guest_atomic(vcpu, pte_gpa, &gpte,
  851. sizeof(pt_element_t)))
  852. return 0;
  853. if (FNAME(prefetch_invalid_gpte)(vcpu, sp, &sp->spt[i], gpte)) {
  854. /*
  855. * Update spte before increasing tlbs_dirty to make
  856. * sure no tlb flush is lost after spte is zapped; see
  857. * the comments in kvm_flush_remote_tlbs().
  858. */
  859. smp_wmb();
  860. vcpu->kvm->tlbs_dirty++;
  861. continue;
  862. }
  863. gfn = gpte_to_gfn(gpte);
  864. pte_access = sp->role.access;
  865. pte_access &= FNAME(gpte_access)(gpte);
  866. FNAME(protect_clean_gpte)(&vcpu->arch.mmu, &pte_access, gpte);
  867. if (sync_mmio_spte(vcpu, &sp->spt[i], gfn, pte_access,
  868. &nr_present))
  869. continue;
  870. if (gfn != sp->gfns[i]) {
  871. drop_spte(vcpu->kvm, &sp->spt[i]);
  872. /*
  873. * The same as above where we are doing
  874. * prefetch_invalid_gpte().
  875. */
  876. smp_wmb();
  877. vcpu->kvm->tlbs_dirty++;
  878. continue;
  879. }
  880. nr_present++;
  881. host_writable = sp->spt[i] & SPTE_HOST_WRITEABLE;
  882. set_spte_ret |= set_spte(vcpu, &sp->spt[i],
  883. pte_access, PT_PAGE_TABLE_LEVEL,
  884. gfn, spte_to_pfn(sp->spt[i]),
  885. true, false, host_writable);
  886. }
  887. if (set_spte_ret & SET_SPTE_NEED_REMOTE_TLB_FLUSH)
  888. kvm_flush_remote_tlbs(vcpu->kvm);
  889. return nr_present;
  890. }
  891. #undef pt_element_t
  892. #undef guest_walker
  893. #undef FNAME
  894. #undef PT_BASE_ADDR_MASK
  895. #undef PT_INDEX
  896. #undef PT_LVL_ADDR_MASK
  897. #undef PT_LVL_OFFSET_MASK
  898. #undef PT_LEVEL_BITS
  899. #undef PT_MAX_FULL_LEVELS
  900. #undef gpte_to_gfn
  901. #undef gpte_to_gfn_lvl
  902. #undef CMPXCHG
  903. #undef PT_GUEST_ACCESSED_MASK
  904. #undef PT_GUEST_DIRTY_MASK
  905. #undef PT_GUEST_DIRTY_SHIFT
  906. #undef PT_GUEST_ACCESSED_SHIFT
  907. #undef PT_HAVE_ACCESSED_DIRTY