lapic.h 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. #ifndef __KVM_X86_LAPIC_H
  3. #define __KVM_X86_LAPIC_H
  4. #include <kvm/iodev.h>
  5. #include <linux/kvm_host.h>
  6. #define KVM_APIC_INIT 0
  7. #define KVM_APIC_SIPI 1
  8. #define KVM_APIC_LVT_NUM 6
  9. #define KVM_APIC_SHORT_MASK 0xc0000
  10. #define KVM_APIC_DEST_MASK 0x800
  11. #define APIC_BUS_CYCLE_NS 1
  12. #define APIC_BUS_FREQUENCY (1000000000ULL / APIC_BUS_CYCLE_NS)
  13. enum lapic_mode {
  14. LAPIC_MODE_DISABLED = 0,
  15. LAPIC_MODE_INVALID = X2APIC_ENABLE,
  16. LAPIC_MODE_XAPIC = MSR_IA32_APICBASE_ENABLE,
  17. LAPIC_MODE_X2APIC = MSR_IA32_APICBASE_ENABLE | X2APIC_ENABLE,
  18. };
  19. struct kvm_timer {
  20. struct hrtimer timer;
  21. s64 period; /* unit: ns */
  22. ktime_t target_expiration;
  23. u32 timer_mode;
  24. u32 timer_mode_mask;
  25. u64 tscdeadline;
  26. u64 expired_tscdeadline;
  27. atomic_t pending; /* accumulated triggered timers */
  28. bool hv_timer_in_use;
  29. };
  30. struct kvm_lapic {
  31. unsigned long base_address;
  32. struct kvm_io_device dev;
  33. struct kvm_timer lapic_timer;
  34. u32 divide_count;
  35. struct kvm_vcpu *vcpu;
  36. bool sw_enabled;
  37. bool irr_pending;
  38. bool lvt0_in_nmi_mode;
  39. /* Number of bits set in ISR. */
  40. s16 isr_count;
  41. /* The highest vector set in ISR; if -1 - invalid, must scan ISR. */
  42. int highest_isr_cache;
  43. /**
  44. * APIC register page. The layout matches the register layout seen by
  45. * the guest 1:1, because it is accessed by the vmx microcode.
  46. * Note: Only one register, the TPR, is used by the microcode.
  47. */
  48. void *regs;
  49. gpa_t vapic_addr;
  50. struct gfn_to_hva_cache vapic_cache;
  51. unsigned long pending_events;
  52. unsigned int sipi_vector;
  53. };
  54. struct dest_map;
  55. int kvm_create_lapic(struct kvm_vcpu *vcpu);
  56. void kvm_free_lapic(struct kvm_vcpu *vcpu);
  57. int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu);
  58. int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu);
  59. int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu);
  60. void kvm_apic_accept_events(struct kvm_vcpu *vcpu);
  61. void kvm_lapic_reset(struct kvm_vcpu *vcpu, bool init_event);
  62. u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu);
  63. void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8);
  64. void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu);
  65. void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value);
  66. u64 kvm_lapic_get_base(struct kvm_vcpu *vcpu);
  67. void kvm_apic_set_version(struct kvm_vcpu *vcpu);
  68. int kvm_lapic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val);
  69. int kvm_lapic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
  70. void *data);
  71. bool kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
  72. int short_hand, unsigned int dest, int dest_mode);
  73. bool __kvm_apic_update_irr(u32 *pir, void *regs, int *max_irr);
  74. bool kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir, int *max_irr);
  75. void kvm_apic_update_ppr(struct kvm_vcpu *vcpu);
  76. int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
  77. struct dest_map *dest_map);
  78. int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type);
  79. bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
  80. struct kvm_lapic_irq *irq, int *r, struct dest_map *dest_map);
  81. u64 kvm_get_apic_base(struct kvm_vcpu *vcpu);
  82. int kvm_set_apic_base(struct kvm_vcpu *vcpu, struct msr_data *msr_info);
  83. int kvm_apic_get_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s);
  84. int kvm_apic_set_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s);
  85. enum lapic_mode kvm_get_apic_mode(struct kvm_vcpu *vcpu);
  86. int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu);
  87. u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu);
  88. void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data);
  89. void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset);
  90. void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector);
  91. int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr);
  92. void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu);
  93. void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu);
  94. int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data);
  95. int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data);
  96. int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data);
  97. int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data);
  98. static inline bool kvm_hv_vapic_assist_page_enabled(struct kvm_vcpu *vcpu)
  99. {
  100. return vcpu->arch.hyperv.hv_vapic & HV_X64_MSR_VP_ASSIST_PAGE_ENABLE;
  101. }
  102. int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data, unsigned long len);
  103. void kvm_lapic_init(void);
  104. void kvm_lapic_exit(void);
  105. #define VEC_POS(v) ((v) & (32 - 1))
  106. #define REG_POS(v) (((v) >> 5) << 4)
  107. static inline void kvm_lapic_set_vector(int vec, void *bitmap)
  108. {
  109. set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  110. }
  111. static inline void kvm_lapic_set_irr(int vec, struct kvm_lapic *apic)
  112. {
  113. kvm_lapic_set_vector(vec, apic->regs + APIC_IRR);
  114. /*
  115. * irr_pending must be true if any interrupt is pending; set it after
  116. * APIC_IRR to avoid race with apic_clear_irr
  117. */
  118. apic->irr_pending = true;
  119. }
  120. static inline u32 kvm_lapic_get_reg(struct kvm_lapic *apic, int reg_off)
  121. {
  122. return *((u32 *) (apic->regs + reg_off));
  123. }
  124. static inline void kvm_lapic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
  125. {
  126. *((u32 *) (apic->regs + reg_off)) = val;
  127. }
  128. extern struct static_key kvm_no_apic_vcpu;
  129. static inline bool lapic_in_kernel(struct kvm_vcpu *vcpu)
  130. {
  131. if (static_key_false(&kvm_no_apic_vcpu))
  132. return vcpu->arch.apic;
  133. return true;
  134. }
  135. extern struct static_key_deferred apic_hw_disabled;
  136. static inline int kvm_apic_hw_enabled(struct kvm_lapic *apic)
  137. {
  138. if (static_key_false(&apic_hw_disabled.key))
  139. return apic->vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE;
  140. return MSR_IA32_APICBASE_ENABLE;
  141. }
  142. extern struct static_key_deferred apic_sw_disabled;
  143. static inline bool kvm_apic_sw_enabled(struct kvm_lapic *apic)
  144. {
  145. if (static_key_false(&apic_sw_disabled.key))
  146. return apic->sw_enabled;
  147. return true;
  148. }
  149. static inline bool kvm_apic_present(struct kvm_vcpu *vcpu)
  150. {
  151. return lapic_in_kernel(vcpu) && kvm_apic_hw_enabled(vcpu->arch.apic);
  152. }
  153. static inline int kvm_lapic_enabled(struct kvm_vcpu *vcpu)
  154. {
  155. return kvm_apic_present(vcpu) && kvm_apic_sw_enabled(vcpu->arch.apic);
  156. }
  157. static inline int apic_x2apic_mode(struct kvm_lapic *apic)
  158. {
  159. return apic->vcpu->arch.apic_base & X2APIC_ENABLE;
  160. }
  161. static inline bool kvm_vcpu_apicv_active(struct kvm_vcpu *vcpu)
  162. {
  163. return vcpu->arch.apic && vcpu->arch.apicv_active;
  164. }
  165. static inline bool kvm_apic_has_events(struct kvm_vcpu *vcpu)
  166. {
  167. return lapic_in_kernel(vcpu) && vcpu->arch.apic->pending_events;
  168. }
  169. static inline bool kvm_lowest_prio_delivery(struct kvm_lapic_irq *irq)
  170. {
  171. return (irq->delivery_mode == APIC_DM_LOWEST ||
  172. irq->msi_redir_hint);
  173. }
  174. static inline int kvm_lapic_latched_init(struct kvm_vcpu *vcpu)
  175. {
  176. return lapic_in_kernel(vcpu) && test_bit(KVM_APIC_INIT, &vcpu->arch.apic->pending_events);
  177. }
  178. bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector);
  179. void wait_lapic_expire(struct kvm_vcpu *vcpu);
  180. bool kvm_intr_is_single_vcpu_fast(struct kvm *kvm, struct kvm_lapic_irq *irq,
  181. struct kvm_vcpu **dest_vcpu);
  182. int kvm_vector_to_index(u32 vector, u32 dest_vcpus,
  183. const unsigned long *bitmap, u32 bitmap_size);
  184. void kvm_lapic_switch_to_sw_timer(struct kvm_vcpu *vcpu);
  185. void kvm_lapic_switch_to_hv_timer(struct kvm_vcpu *vcpu);
  186. void kvm_lapic_expired_hv_timer(struct kvm_vcpu *vcpu);
  187. bool kvm_lapic_hv_timer_in_use(struct kvm_vcpu *vcpu);
  188. void kvm_lapic_restart_hv_timer(struct kvm_vcpu *vcpu);
  189. static inline enum lapic_mode kvm_apic_mode(u64 apic_base)
  190. {
  191. return apic_base & (MSR_IA32_APICBASE_ENABLE | X2APIC_ENABLE);
  192. }
  193. #endif