sh7760fb.h 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * sh7760fb.h -- platform data for SH7760/SH7763 LCDC framebuffer driver.
  4. *
  5. * (c) 2006-2008 MSC Vertriebsges.m.b.H.,
  6. * Manuel Lauss <mano@roarinelk.homelinux.net>
  7. * (c) 2008 Nobuhiro Iwamatsu <iwamatsu.nobuhiro@renesas.com>
  8. */
  9. #ifndef _ASM_SH_SH7760FB_H
  10. #define _ASM_SH_SH7760FB_H
  11. /*
  12. * some bits of the colormap registers should be written as zero.
  13. * create a mask for that.
  14. */
  15. #define SH7760FB_PALETTE_MASK 0x00f8fcf8
  16. /* The LCDC dma engine always sets bits 27-26 to 1: this is Area3 */
  17. #define SH7760FB_DMA_MASK 0x0C000000
  18. /* palette */
  19. #define LDPR(x) (((x) << 2))
  20. /* framebuffer registers and bits */
  21. #define LDICKR 0x400
  22. #define LDMTR 0x402
  23. /* see sh7760fb.h for LDMTR bits */
  24. #define LDDFR 0x404
  25. #define LDDFR_PABD (1 << 8)
  26. #define LDDFR_COLOR_MASK 0x7F
  27. #define LDSMR 0x406
  28. #define LDSMR_ROT (1 << 13)
  29. #define LDSARU 0x408
  30. #define LDSARL 0x40c
  31. #define LDLAOR 0x410
  32. #define LDPALCR 0x412
  33. #define LDPALCR_PALS (1 << 4)
  34. #define LDPALCR_PALEN (1 << 0)
  35. #define LDHCNR 0x414
  36. #define LDHSYNR 0x416
  37. #define LDVDLNR 0x418
  38. #define LDVTLNR 0x41a
  39. #define LDVSYNR 0x41c
  40. #define LDACLNR 0x41e
  41. #define LDINTR 0x420
  42. #define LDPMMR 0x424
  43. #define LDPSPR 0x426
  44. #define LDCNTR 0x428
  45. #define LDCNTR_DON (1 << 0)
  46. #define LDCNTR_DON2 (1 << 4)
  47. #ifdef CONFIG_CPU_SUBTYPE_SH7763
  48. # define LDLIRNR 0x440
  49. /* LDINTR bit */
  50. # define LDINTR_MINTEN (1 << 15)
  51. # define LDINTR_FINTEN (1 << 14)
  52. # define LDINTR_VSINTEN (1 << 13)
  53. # define LDINTR_VEINTEN (1 << 12)
  54. # define LDINTR_MINTS (1 << 11)
  55. # define LDINTR_FINTS (1 << 10)
  56. # define LDINTR_VSINTS (1 << 9)
  57. # define LDINTR_VEINTS (1 << 8)
  58. # define VINT_START (LDINTR_VSINTEN)
  59. # define VINT_CHECK (LDINTR_VSINTS)
  60. #else
  61. /* LDINTR bit */
  62. # define LDINTR_VINTSEL (1 << 12)
  63. # define LDINTR_VINTE (1 << 8)
  64. # define LDINTR_VINTS (1 << 0)
  65. # define VINT_START (LDINTR_VINTSEL)
  66. # define VINT_CHECK (LDINTR_VINTS)
  67. #endif
  68. /* HSYNC polarity inversion */
  69. #define LDMTR_FLMPOL (1 << 15)
  70. /* VSYNC polarity inversion */
  71. #define LDMTR_CL1POL (1 << 14)
  72. /* DISPLAY-ENABLE polarity inversion */
  73. #define LDMTR_DISPEN_LOWACT (1 << 13)
  74. /* DISPLAY DATA BUS polarity inversion */
  75. #define LDMTR_DPOL_LOWACT (1 << 12)
  76. /* AC modulation signal enable */
  77. #define LDMTR_MCNT (1 << 10)
  78. /* Disable output of HSYNC during VSYNC period */
  79. #define LDMTR_CL1CNT (1 << 9)
  80. /* Disable output of VSYNC during VSYNC period */
  81. #define LDMTR_CL2CNT (1 << 8)
  82. /* Display types supported by the LCDC */
  83. #define LDMTR_STN_MONO_4 0x00
  84. #define LDMTR_STN_MONO_8 0x01
  85. #define LDMTR_STN_COLOR_4 0x08
  86. #define LDMTR_STN_COLOR_8 0x09
  87. #define LDMTR_STN_COLOR_12 0x0A
  88. #define LDMTR_STN_COLOR_16 0x0B
  89. #define LDMTR_DSTN_MONO_8 0x11
  90. #define LDMTR_DSTN_MONO_16 0x13
  91. #define LDMTR_DSTN_COLOR_8 0x19
  92. #define LDMTR_DSTN_COLOR_12 0x1A
  93. #define LDMTR_DSTN_COLOR_16 0x1B
  94. #define LDMTR_TFT_COLOR_16 0x2B
  95. /* framebuffer color layout */
  96. #define LDDFR_1BPP_MONO 0x00
  97. #define LDDFR_2BPP_MONO 0x01
  98. #define LDDFR_4BPP_MONO 0x02
  99. #define LDDFR_6BPP_MONO 0x04
  100. #define LDDFR_4BPP 0x0A
  101. #define LDDFR_8BPP 0x0C
  102. #define LDDFR_16BPP_RGB555 0x1D
  103. #define LDDFR_16BPP_RGB565 0x2D
  104. /* LCDC Pixclock sources */
  105. #define LCDC_CLKSRC_BUSCLOCK 0
  106. #define LCDC_CLKSRC_PERIPHERAL 1
  107. #define LCDC_CLKSRC_EXTERNAL 2
  108. #define LDICKR_CLKSRC(x) \
  109. (((x) & 3) << 12)
  110. /* LCDC pixclock input divider. Set to 1 at a minimum! */
  111. #define LDICKR_CLKDIV(x) \
  112. ((x) & 0x1f)
  113. struct sh7760fb_platdata {
  114. /* Set this member to a valid fb_videmode for the display you
  115. * wish to use. The following members must be initialized:
  116. * xres, yres, hsync_len, vsync_len, sync,
  117. * {left,right,upper,lower}_margin.
  118. * The driver uses the above members to calculate register values
  119. * and memory requirements. Other members are ignored but may
  120. * be used by other framebuffer layer components.
  121. */
  122. struct fb_videomode *def_mode;
  123. /* LDMTR includes display type and signal polarity. The
  124. * HSYNC/VSYNC polarities are derived from the fb_var_screeninfo
  125. * data above; however the polarities of the following signals
  126. * must be encoded in the ldmtr member:
  127. * Display Enable signal (default high-active) DISPEN_LOWACT
  128. * Display Data signals (default high-active) DPOL_LOWACT
  129. * AC Modulation signal (default off) MCNT
  130. * Hsync-During-Vsync suppression (default off) CL1CNT
  131. * Vsync-during-vsync suppression (default off) CL2CNT
  132. * NOTE: also set a display type!
  133. * (one of LDMTR_{STN,DSTN,TFT}_{MONO,COLOR}_{4,8,12,16})
  134. */
  135. u16 ldmtr;
  136. /* LDDFR controls framebuffer image format (depth, organization)
  137. * Use ONE of the LDDFR_?BPP_* macros!
  138. */
  139. u16 lddfr;
  140. /* LDPMMR and LDPSPR control the timing of the power signals
  141. * for the display. Please read the SH7760 Hardware Manual,
  142. * Chapters 30.3.17, 30.3.18 and 30.4.6!
  143. */
  144. u16 ldpmmr;
  145. u16 ldpspr;
  146. /* LDACLNR contains the line numbers after which the AC modulation
  147. * signal is to toggle. Set to ZERO for TFTs or displays which
  148. * do not need it. (Chapter 30.3.15 in SH7760 Hardware Manual).
  149. */
  150. u16 ldaclnr;
  151. /* LDICKR contains information on pixelclock source and config.
  152. * Please use the LDICKR_CLKSRC() and LDICKR_CLKDIV() macros.
  153. * minimal value for CLKDIV() must be 1!.
  154. */
  155. u16 ldickr;
  156. /* set this member to 1 if you wish to use the LCDC's hardware
  157. * rotation function. This is limited to displays <= 320x200
  158. * pixels resolution!
  159. */
  160. int rotate; /* set to 1 to rotate 90 CCW */
  161. /* set this to 1 to suppress vsync irq use. */
  162. int novsync;
  163. /* blanking hook for platform. Set this if your platform can do
  164. * more than the LCDC in terms of blanking (e.g. disable clock
  165. * generator / backlight power supply / etc.
  166. */
  167. void (*blank) (int);
  168. };
  169. #endif /* _ASM_SH_SH7760FB_H */