pci_insn.h 2.6 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. #ifndef _ASM_S390_PCI_INSN_H
  3. #define _ASM_S390_PCI_INSN_H
  4. /* Load/Store status codes */
  5. #define ZPCI_PCI_ST_FUNC_NOT_ENABLED 4
  6. #define ZPCI_PCI_ST_FUNC_IN_ERR 8
  7. #define ZPCI_PCI_ST_BLOCKED 12
  8. #define ZPCI_PCI_ST_INSUF_RES 16
  9. #define ZPCI_PCI_ST_INVAL_AS 20
  10. #define ZPCI_PCI_ST_FUNC_ALREADY_ENABLED 24
  11. #define ZPCI_PCI_ST_DMA_AS_NOT_ENABLED 28
  12. #define ZPCI_PCI_ST_2ND_OP_IN_INV_AS 36
  13. #define ZPCI_PCI_ST_FUNC_NOT_AVAIL 40
  14. #define ZPCI_PCI_ST_ALREADY_IN_RQ_STATE 44
  15. /* Load/Store return codes */
  16. #define ZPCI_PCI_LS_OK 0
  17. #define ZPCI_PCI_LS_ERR 1
  18. #define ZPCI_PCI_LS_BUSY 2
  19. #define ZPCI_PCI_LS_INVAL_HANDLE 3
  20. /* Load/Store address space identifiers */
  21. #define ZPCI_PCIAS_MEMIO_0 0
  22. #define ZPCI_PCIAS_MEMIO_1 1
  23. #define ZPCI_PCIAS_MEMIO_2 2
  24. #define ZPCI_PCIAS_MEMIO_3 3
  25. #define ZPCI_PCIAS_MEMIO_4 4
  26. #define ZPCI_PCIAS_MEMIO_5 5
  27. #define ZPCI_PCIAS_CFGSPC 15
  28. /* Modify PCI Function Controls */
  29. #define ZPCI_MOD_FC_REG_INT 2
  30. #define ZPCI_MOD_FC_DEREG_INT 3
  31. #define ZPCI_MOD_FC_REG_IOAT 4
  32. #define ZPCI_MOD_FC_DEREG_IOAT 5
  33. #define ZPCI_MOD_FC_REREG_IOAT 6
  34. #define ZPCI_MOD_FC_RESET_ERROR 7
  35. #define ZPCI_MOD_FC_RESET_BLOCK 9
  36. #define ZPCI_MOD_FC_SET_MEASURE 10
  37. /* FIB function controls */
  38. #define ZPCI_FIB_FC_ENABLED 0x80
  39. #define ZPCI_FIB_FC_ERROR 0x40
  40. #define ZPCI_FIB_FC_LS_BLOCKED 0x20
  41. #define ZPCI_FIB_FC_DMAAS_REG 0x10
  42. /* FIB function controls */
  43. #define ZPCI_FIB_FC_ENABLED 0x80
  44. #define ZPCI_FIB_FC_ERROR 0x40
  45. #define ZPCI_FIB_FC_LS_BLOCKED 0x20
  46. #define ZPCI_FIB_FC_DMAAS_REG 0x10
  47. /* Function Information Block */
  48. struct zpci_fib {
  49. u32 fmt : 8; /* format */
  50. u32 : 24;
  51. u32 : 32;
  52. u8 fc; /* function controls */
  53. u64 : 56;
  54. u64 pba; /* PCI base address */
  55. u64 pal; /* PCI address limit */
  56. u64 iota; /* I/O Translation Anchor */
  57. u32 : 1;
  58. u32 isc : 3; /* Interrupt subclass */
  59. u32 noi : 12; /* Number of interrupts */
  60. u32 : 2;
  61. u32 aibvo : 6; /* Adapter interrupt bit vector offset */
  62. u32 sum : 1; /* Adapter int summary bit enabled */
  63. u32 : 1;
  64. u32 aisbo : 6; /* Adapter int summary bit offset */
  65. u32 : 32;
  66. u64 aibv; /* Adapter int bit vector address */
  67. u64 aisb; /* Adapter int summary bit address */
  68. u64 fmb_addr; /* Function measurement block address and key */
  69. u32 : 32;
  70. u32 gd;
  71. } __packed __aligned(8);
  72. u8 zpci_mod_fc(u64 req, struct zpci_fib *fib, u8 *status);
  73. int zpci_refresh_trans(u64 fn, u64 addr, u64 range);
  74. int zpci_load(u64 *data, u64 req, u64 offset);
  75. int zpci_store(u64 data, u64 req, u64 offset);
  76. int zpci_store_block(const u64 *data, u64 req, u64 offset);
  77. int zpci_set_irq_ctrl(u16 ctl, char *unused, u8 isc);
  78. #endif