malta-setup.c 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265
  1. /*
  2. * Carsten Langgaard, carstenl@mips.com
  3. * Copyright (C) 2000 MIPS Technologies, Inc. All rights reserved.
  4. * Copyright (C) 2008 Dmitri Vorobiev
  5. *
  6. * This program is free software; you can distribute it and/or modify it
  7. * under the terms of the GNU General Public License (Version 2) as
  8. * published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  13. * for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program; if not, write to the Free Software Foundation, Inc.,
  17. * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
  18. */
  19. #include <linux/cpu.h>
  20. #include <linux/init.h>
  21. #include <linux/sched.h>
  22. #include <linux/ioport.h>
  23. #include <linux/irq.h>
  24. #include <linux/of_fdt.h>
  25. #include <linux/pci.h>
  26. #include <linux/screen_info.h>
  27. #include <linux/time.h>
  28. #include <asm/dma-coherence.h>
  29. #include <asm/fw/fw.h>
  30. #include <asm/mach-malta/malta-dtshim.h>
  31. #include <asm/mips-cps.h>
  32. #include <asm/mips-boards/generic.h>
  33. #include <asm/mips-boards/malta.h>
  34. #include <asm/mips-boards/maltaint.h>
  35. #include <asm/dma.h>
  36. #include <asm/prom.h>
  37. #include <asm/traps.h>
  38. #ifdef CONFIG_VT
  39. #include <linux/console.h>
  40. #endif
  41. #define ROCIT_CONFIG_GEN0 0x1f403000
  42. #define ROCIT_CONFIG_GEN0_PCI_IOCU BIT(7)
  43. static struct resource standard_io_resources[] = {
  44. {
  45. .name = "dma1",
  46. .start = 0x00,
  47. .end = 0x1f,
  48. .flags = IORESOURCE_IO | IORESOURCE_BUSY
  49. },
  50. {
  51. .name = "timer",
  52. .start = 0x40,
  53. .end = 0x5f,
  54. .flags = IORESOURCE_IO | IORESOURCE_BUSY
  55. },
  56. {
  57. .name = "keyboard",
  58. .start = 0x60,
  59. .end = 0x6f,
  60. .flags = IORESOURCE_IO | IORESOURCE_BUSY
  61. },
  62. {
  63. .name = "dma page reg",
  64. .start = 0x80,
  65. .end = 0x8f,
  66. .flags = IORESOURCE_IO | IORESOURCE_BUSY
  67. },
  68. {
  69. .name = "dma2",
  70. .start = 0xc0,
  71. .end = 0xdf,
  72. .flags = IORESOURCE_IO | IORESOURCE_BUSY
  73. },
  74. };
  75. const char *get_system_type(void)
  76. {
  77. return "MIPS Malta";
  78. }
  79. const char display_string[] = " LINUX ON MALTA ";
  80. #ifdef CONFIG_BLK_DEV_FD
  81. static void __init fd_activate(void)
  82. {
  83. /*
  84. * Activate Floppy Controller in the SMSC FDC37M817 Super I/O
  85. * Controller.
  86. * Done by YAMON 2.00 onwards
  87. */
  88. /* Entering config state. */
  89. SMSC_WRITE(SMSC_CONFIG_ENTER, SMSC_CONFIG_REG);
  90. /* Activate floppy controller. */
  91. SMSC_WRITE(SMSC_CONFIG_DEVNUM, SMSC_CONFIG_REG);
  92. SMSC_WRITE(SMSC_CONFIG_DEVNUM_FLOPPY, SMSC_DATA_REG);
  93. SMSC_WRITE(SMSC_CONFIG_ACTIVATE, SMSC_CONFIG_REG);
  94. SMSC_WRITE(SMSC_CONFIG_ACTIVATE_ENABLE, SMSC_DATA_REG);
  95. /* Exit config state. */
  96. SMSC_WRITE(SMSC_CONFIG_EXIT, SMSC_CONFIG_REG);
  97. }
  98. #endif
  99. static int __init plat_enable_iocoherency(void)
  100. {
  101. int supported = 0;
  102. u32 cfg;
  103. if (mips_revision_sconid == MIPS_REVISION_SCON_BONITO) {
  104. if (BONITO_PCICACHECTRL & BONITO_PCICACHECTRL_CPUCOH_PRES) {
  105. BONITO_PCICACHECTRL |= BONITO_PCICACHECTRL_CPUCOH_EN;
  106. pr_info("Enabled Bonito CPU coherency\n");
  107. supported = 1;
  108. }
  109. if (strstr(fw_getcmdline(), "iobcuncached")) {
  110. BONITO_PCICACHECTRL &= ~BONITO_PCICACHECTRL_IOBCCOH_EN;
  111. BONITO_PCIMEMBASECFG = BONITO_PCIMEMBASECFG &
  112. ~(BONITO_PCIMEMBASECFG_MEMBASE0_CACHED |
  113. BONITO_PCIMEMBASECFG_MEMBASE1_CACHED);
  114. pr_info("Disabled Bonito IOBC coherency\n");
  115. } else {
  116. BONITO_PCICACHECTRL |= BONITO_PCICACHECTRL_IOBCCOH_EN;
  117. BONITO_PCIMEMBASECFG |=
  118. (BONITO_PCIMEMBASECFG_MEMBASE0_CACHED |
  119. BONITO_PCIMEMBASECFG_MEMBASE1_CACHED);
  120. pr_info("Enabled Bonito IOBC coherency\n");
  121. }
  122. } else if (mips_cps_numiocu(0) != 0) {
  123. /* Nothing special needs to be done to enable coherency */
  124. pr_info("CMP IOCU detected\n");
  125. cfg = __raw_readl((u32 *)CKSEG1ADDR(ROCIT_CONFIG_GEN0));
  126. if (!(cfg & ROCIT_CONFIG_GEN0_PCI_IOCU)) {
  127. pr_crit("IOCU OPERATION DISABLED BY SWITCH - DEFAULTING TO SW IO COHERENCY\n");
  128. return 0;
  129. }
  130. supported = 1;
  131. }
  132. hw_coherentio = supported;
  133. return supported;
  134. }
  135. static void __init plat_setup_iocoherency(void)
  136. {
  137. if (plat_enable_iocoherency()) {
  138. if (coherentio == IO_COHERENCE_DISABLED)
  139. pr_info("Hardware DMA cache coherency disabled\n");
  140. else
  141. pr_info("Hardware DMA cache coherency enabled\n");
  142. } else {
  143. if (coherentio == IO_COHERENCE_ENABLED)
  144. pr_info("Hardware DMA cache coherency unsupported, but enabled from command line!\n");
  145. else
  146. pr_info("Software DMA cache coherency enabled\n");
  147. }
  148. }
  149. static void __init pci_clock_check(void)
  150. {
  151. unsigned int __iomem *jmpr_p =
  152. (unsigned int *) ioremap(MALTA_JMPRS_REG, sizeof(unsigned int));
  153. int jmpr = (__raw_readl(jmpr_p) >> 2) & 0x07;
  154. static const int pciclocks[] __initconst = {
  155. 33, 20, 25, 30, 12, 16, 37, 10
  156. };
  157. int pciclock = pciclocks[jmpr];
  158. char *optptr, *argptr = fw_getcmdline();
  159. /*
  160. * If user passed a pci_clock= option, don't tack on another one
  161. */
  162. optptr = strstr(argptr, "pci_clock=");
  163. if (optptr && (optptr == argptr || optptr[-1] == ' '))
  164. return;
  165. if (pciclock != 33) {
  166. pr_warn("WARNING: PCI clock is %dMHz, setting pci_clock\n",
  167. pciclock);
  168. argptr += strlen(argptr);
  169. sprintf(argptr, " pci_clock=%d", pciclock);
  170. if (pciclock < 20 || pciclock > 66)
  171. pr_warn("WARNING: IDE timing calculations will be "
  172. "incorrect\n");
  173. }
  174. }
  175. #if defined(CONFIG_VT) && defined(CONFIG_VGA_CONSOLE)
  176. static void __init screen_info_setup(void)
  177. {
  178. screen_info = (struct screen_info) {
  179. .orig_x = 0,
  180. .orig_y = 25,
  181. .ext_mem_k = 0,
  182. .orig_video_page = 0,
  183. .orig_video_mode = 0,
  184. .orig_video_cols = 80,
  185. .unused2 = 0,
  186. .orig_video_ega_bx = 0,
  187. .unused3 = 0,
  188. .orig_video_lines = 25,
  189. .orig_video_isVGA = VIDEO_TYPE_VGAC,
  190. .orig_video_points = 16
  191. };
  192. }
  193. #endif
  194. static void __init bonito_quirks_setup(void)
  195. {
  196. char *argptr;
  197. argptr = fw_getcmdline();
  198. if (strstr(argptr, "debug")) {
  199. BONITO_BONGENCFG |= BONITO_BONGENCFG_DEBUGMODE;
  200. pr_info("Enabled Bonito debug mode\n");
  201. } else
  202. BONITO_BONGENCFG &= ~BONITO_BONGENCFG_DEBUGMODE;
  203. }
  204. void __init *plat_get_fdt(void)
  205. {
  206. return (void *)__dtb_start;
  207. }
  208. void __init plat_mem_setup(void)
  209. {
  210. unsigned int i;
  211. void *fdt = plat_get_fdt();
  212. fdt = malta_dt_shim(fdt);
  213. __dt_setup_arch(fdt);
  214. if (IS_ENABLED(CONFIG_EVA))
  215. /* EVA has already been configured in mach-malta/kernel-init.h */
  216. pr_info("Enhanced Virtual Addressing (EVA) activated\n");
  217. mips_pcibios_init();
  218. /* Request I/O space for devices used on the Malta board. */
  219. for (i = 0; i < ARRAY_SIZE(standard_io_resources); i++)
  220. request_resource(&ioport_resource, standard_io_resources+i);
  221. /*
  222. * Enable DMA channel 4 (cascade channel) in the PIIX4 south bridge.
  223. */
  224. enable_dma(4);
  225. if (mips_revision_sconid == MIPS_REVISION_SCON_BONITO)
  226. bonito_quirks_setup();
  227. plat_setup_iocoherency();
  228. pci_clock_check();
  229. #ifdef CONFIG_BLK_DEV_FD
  230. fd_activate();
  231. #endif
  232. #if defined(CONFIG_VT) && defined(CONFIG_VGA_CONSOLE)
  233. screen_info_setup();
  234. #endif
  235. }