sni.h 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245
  1. /*
  2. * SNI specific definitions
  3. *
  4. * This file is subject to the terms and conditions of the GNU General Public
  5. * License. See the file "COPYING" in the main directory of this archive
  6. * for more details.
  7. *
  8. * Copyright (C) 1997, 1998 by Ralf Baechle
  9. * Copyright (C) 2006 Thomas Bogendoerfer (tsbogend@alpha.franken.de)
  10. */
  11. #ifndef __ASM_SNI_H
  12. #define __ASM_SNI_H
  13. extern unsigned int sni_brd_type;
  14. #define SNI_BRD_10 2
  15. #define SNI_BRD_10NEW 3
  16. #define SNI_BRD_TOWER_OASIC 4
  17. #define SNI_BRD_MINITOWER 5
  18. #define SNI_BRD_PCI_TOWER 6
  19. #define SNI_BRD_RM200 7
  20. #define SNI_BRD_PCI_MTOWER 8
  21. #define SNI_BRD_PCI_DESKTOP 9
  22. #define SNI_BRD_PCI_TOWER_CPLUS 10
  23. #define SNI_BRD_PCI_MTOWER_CPLUS 11
  24. /* RM400 cpu types */
  25. #define SNI_CPU_M8021 0x01
  26. #define SNI_CPU_M8030 0x04
  27. #define SNI_CPU_M8031 0x06
  28. #define SNI_CPU_M8034 0x0f
  29. #define SNI_CPU_M8037 0x07
  30. #define SNI_CPU_M8040 0x05
  31. #define SNI_CPU_M8043 0x09
  32. #define SNI_CPU_M8050 0x0b
  33. #define SNI_CPU_M8053 0x0d
  34. #define SNI_PORT_BASE CKSEG1ADDR(0xb4000000)
  35. #ifndef __MIPSEL__
  36. /*
  37. * ASIC PCI registers for big endian configuration.
  38. */
  39. #define PCIMT_UCONF CKSEG1ADDR(0xbfff0004)
  40. #define PCIMT_IOADTIMEOUT2 CKSEG1ADDR(0xbfff000c)
  41. #define PCIMT_IOMEMCONF CKSEG1ADDR(0xbfff0014)
  42. #define PCIMT_IOMMU CKSEG1ADDR(0xbfff001c)
  43. #define PCIMT_IOADTIMEOUT1 CKSEG1ADDR(0xbfff0024)
  44. #define PCIMT_DMAACCESS CKSEG1ADDR(0xbfff002c)
  45. #define PCIMT_DMAHIT CKSEG1ADDR(0xbfff0034)
  46. #define PCIMT_ERRSTATUS CKSEG1ADDR(0xbfff003c)
  47. #define PCIMT_ERRADDR CKSEG1ADDR(0xbfff0044)
  48. #define PCIMT_SYNDROME CKSEG1ADDR(0xbfff004c)
  49. #define PCIMT_ITPEND CKSEG1ADDR(0xbfff0054)
  50. #define IT_INT2 0x01
  51. #define IT_INTD 0x02
  52. #define IT_INTC 0x04
  53. #define IT_INTB 0x08
  54. #define IT_INTA 0x10
  55. #define IT_EISA 0x20
  56. #define IT_SCSI 0x40
  57. #define IT_ETH 0x80
  58. #define PCIMT_IRQSEL CKSEG1ADDR(0xbfff005c)
  59. #define PCIMT_TESTMEM CKSEG1ADDR(0xbfff0064)
  60. #define PCIMT_ECCREG CKSEG1ADDR(0xbfff006c)
  61. #define PCIMT_CONFIG_ADDRESS CKSEG1ADDR(0xbfff0074)
  62. #define PCIMT_ASIC_ID CKSEG1ADDR(0xbfff007c) /* read */
  63. #define PCIMT_SOFT_RESET CKSEG1ADDR(0xbfff007c) /* write */
  64. #define PCIMT_PIA_OE CKSEG1ADDR(0xbfff0084)
  65. #define PCIMT_PIA_DATAOUT CKSEG1ADDR(0xbfff008c)
  66. #define PCIMT_PIA_DATAIN CKSEG1ADDR(0xbfff0094)
  67. #define PCIMT_CACHECONF CKSEG1ADDR(0xbfff009c)
  68. #define PCIMT_INVSPACE CKSEG1ADDR(0xbfff00a4)
  69. #else
  70. /*
  71. * ASIC PCI registers for little endian configuration.
  72. */
  73. #define PCIMT_UCONF CKSEG1ADDR(0xbfff0000)
  74. #define PCIMT_IOADTIMEOUT2 CKSEG1ADDR(0xbfff0008)
  75. #define PCIMT_IOMEMCONF CKSEG1ADDR(0xbfff0010)
  76. #define PCIMT_IOMMU CKSEG1ADDR(0xbfff0018)
  77. #define PCIMT_IOADTIMEOUT1 CKSEG1ADDR(0xbfff0020)
  78. #define PCIMT_DMAACCESS CKSEG1ADDR(0xbfff0028)
  79. #define PCIMT_DMAHIT CKSEG1ADDR(0xbfff0030)
  80. #define PCIMT_ERRSTATUS CKSEG1ADDR(0xbfff0038)
  81. #define PCIMT_ERRADDR CKSEG1ADDR(0xbfff0040)
  82. #define PCIMT_SYNDROME CKSEG1ADDR(0xbfff0048)
  83. #define PCIMT_ITPEND CKSEG1ADDR(0xbfff0050)
  84. #define IT_INT2 0x01
  85. #define IT_INTD 0x02
  86. #define IT_INTC 0x04
  87. #define IT_INTB 0x08
  88. #define IT_INTA 0x10
  89. #define IT_EISA 0x20
  90. #define IT_SCSI 0x40
  91. #define IT_ETH 0x80
  92. #define PCIMT_IRQSEL CKSEG1ADDR(0xbfff0058)
  93. #define PCIMT_TESTMEM CKSEG1ADDR(0xbfff0060)
  94. #define PCIMT_ECCREG CKSEG1ADDR(0xbfff0068)
  95. #define PCIMT_CONFIG_ADDRESS CKSEG1ADDR(0xbfff0070)
  96. #define PCIMT_ASIC_ID CKSEG1ADDR(0xbfff0078) /* read */
  97. #define PCIMT_SOFT_RESET CKSEG1ADDR(0xbfff0078) /* write */
  98. #define PCIMT_PIA_OE CKSEG1ADDR(0xbfff0080)
  99. #define PCIMT_PIA_DATAOUT CKSEG1ADDR(0xbfff0088)
  100. #define PCIMT_PIA_DATAIN CKSEG1ADDR(0xbfff0090)
  101. #define PCIMT_CACHECONF CKSEG1ADDR(0xbfff0098)
  102. #define PCIMT_INVSPACE CKSEG1ADDR(0xbfff00a0)
  103. #endif
  104. #define PCIMT_PCI_CONF CKSEG1ADDR(0xbfff0100)
  105. /*
  106. * Data port for the PCI bus in IO space
  107. */
  108. #define PCIMT_CONFIG_DATA 0x0cfc
  109. /*
  110. * Board specific registers
  111. */
  112. #define PCIMT_CSMSR CKSEG1ADDR(0xbfd00000)
  113. #define PCIMT_CSSWITCH CKSEG1ADDR(0xbfd10000)
  114. #define PCIMT_CSITPEND CKSEG1ADDR(0xbfd20000)
  115. #define PCIMT_AUTO_PO_EN CKSEG1ADDR(0xbfd30000)
  116. #define PCIMT_CLR_TEMP CKSEG1ADDR(0xbfd40000)
  117. #define PCIMT_AUTO_PO_DIS CKSEG1ADDR(0xbfd50000)
  118. #define PCIMT_EXMSR CKSEG1ADDR(0xbfd60000)
  119. #define PCIMT_UNUSED1 CKSEG1ADDR(0xbfd70000)
  120. #define PCIMT_CSWCSM CKSEG1ADDR(0xbfd80000)
  121. #define PCIMT_UNUSED2 CKSEG1ADDR(0xbfd90000)
  122. #define PCIMT_CSLED CKSEG1ADDR(0xbfda0000)
  123. #define PCIMT_CSMAPISA CKSEG1ADDR(0xbfdb0000)
  124. #define PCIMT_CSRSTBP CKSEG1ADDR(0xbfdc0000)
  125. #define PCIMT_CLRPOFF CKSEG1ADDR(0xbfdd0000)
  126. #define PCIMT_CSTIMER CKSEG1ADDR(0xbfde0000)
  127. #define PCIMT_PWDN CKSEG1ADDR(0xbfdf0000)
  128. /*
  129. * A20R based boards
  130. */
  131. #define A20R_PT_CLOCK_BASE CKSEG1ADDR(0xbc040000)
  132. #define A20R_PT_TIM0_ACK CKSEG1ADDR(0xbc050000)
  133. #define A20R_PT_TIM1_ACK CKSEG1ADDR(0xbc060000)
  134. #define SNI_A20R_IRQ_BASE MIPS_CPU_IRQ_BASE
  135. #define SNI_A20R_IRQ_TIMER (SNI_A20R_IRQ_BASE+5)
  136. #define SNI_PCIT_INT_REG CKSEG1ADDR(0xbfff000c)
  137. #define SNI_PCIT_INT_START 24
  138. #define SNI_PCIT_INT_END 30
  139. #define PCIT_IRQ_ETHERNET (MIPS_CPU_IRQ_BASE + 5)
  140. #define PCIT_IRQ_INTA (SNI_PCIT_INT_START + 0)
  141. #define PCIT_IRQ_INTB (SNI_PCIT_INT_START + 1)
  142. #define PCIT_IRQ_INTC (SNI_PCIT_INT_START + 2)
  143. #define PCIT_IRQ_INTD (SNI_PCIT_INT_START + 3)
  144. #define PCIT_IRQ_SCSI0 (SNI_PCIT_INT_START + 4)
  145. #define PCIT_IRQ_SCSI1 (SNI_PCIT_INT_START + 5)
  146. /*
  147. * Interrupt 0-16 are EISA interrupts. Interrupts from 16 on are assigned
  148. * to the other interrupts generated by ASIC PCI.
  149. *
  150. * INT2 is a wired-or of the push button interrupt, high temperature interrupt
  151. * ASIC PCI interrupt.
  152. */
  153. #define PCIMT_KEYBOARD_IRQ 1
  154. #define PCIMT_IRQ_INT2 24
  155. #define PCIMT_IRQ_INTD 25
  156. #define PCIMT_IRQ_INTC 26
  157. #define PCIMT_IRQ_INTB 27
  158. #define PCIMT_IRQ_INTA 28
  159. #define PCIMT_IRQ_EISA 29
  160. #define PCIMT_IRQ_SCSI 30
  161. #define PCIMT_IRQ_ETHERNET (MIPS_CPU_IRQ_BASE+6)
  162. #if 0
  163. #define PCIMT_IRQ_TEMPERATURE 24
  164. #define PCIMT_IRQ_EISA_NMI 25
  165. #define PCIMT_IRQ_POWER_OFF 26
  166. #define PCIMT_IRQ_BUTTON 27
  167. #endif
  168. /*
  169. * Base address for the mapped 16mb EISA bus segment.
  170. */
  171. #define PCIMT_EISA_BASE CKSEG1ADDR(0xb0000000)
  172. /* PCI EISA Interrupt acknowledge */
  173. #define PCIMT_INT_ACKNOWLEDGE CKSEG1ADDR(0xba000000)
  174. /*
  175. * SNI ID PROM
  176. *
  177. * SNI_IDPROM_MEMSIZE Memsize in 16MB quantities
  178. * SNI_IDPROM_BRDTYPE Board Type
  179. * SNI_IDPROM_CPUTYPE CPU Type on RM400
  180. */
  181. #ifdef CONFIG_CPU_BIG_ENDIAN
  182. #define __SNI_END 0
  183. #endif
  184. #ifdef CONFIG_CPU_LITTLE_ENDIAN
  185. #define __SNI_END 3
  186. #endif
  187. #define SNI_IDPROM_BASE CKSEG1ADDR(0x1ff00000)
  188. #define SNI_IDPROM_MEMSIZE (SNI_IDPROM_BASE + (0x28 ^ __SNI_END))
  189. #define SNI_IDPROM_BRDTYPE (SNI_IDPROM_BASE + (0x29 ^ __SNI_END))
  190. #define SNI_IDPROM_CPUTYPE (SNI_IDPROM_BASE + (0x30 ^ __SNI_END))
  191. #define SNI_IDPROM_SIZE 0x1000
  192. /* board specific init functions */
  193. extern void sni_a20r_init(void);
  194. extern void sni_pcit_init(void);
  195. extern void sni_rm200_init(void);
  196. extern void sni_pcimt_init(void);
  197. /* board specific irq init functions */
  198. extern void sni_a20r_irq_init(void);
  199. extern void sni_pcit_irq_init(void);
  200. extern void sni_pcit_cplus_irq_init(void);
  201. extern void sni_rm200_irq_init(void);
  202. extern void sni_pcimt_irq_init(void);
  203. /* timer inits */
  204. extern void sni_cpu_time_init(void);
  205. /* eisa init for RM200/400 */
  206. #ifdef CONFIG_EISA
  207. extern int sni_eisa_root_init(void);
  208. #else
  209. static inline int sni_eisa_root_init(void)
  210. {
  211. return 0;
  212. }
  213. #endif
  214. /* common irq stuff */
  215. extern void (*sni_hwint)(void);
  216. extern struct irqaction sni_isa_irq;
  217. #endif /* __ASM_SNI_H */