sys.h 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214
  1. /*
  2. * Copyright 2003-2011 NetLogic Microsystems, Inc. (NetLogic). All rights
  3. * reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the NetLogic
  9. * license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or without
  12. * modification, are permitted provided that the following conditions
  13. * are met:
  14. *
  15. * 1. Redistributions of source code must retain the above copyright
  16. * notice, this list of conditions and the following disclaimer.
  17. * 2. Redistributions in binary form must reproduce the above copyright
  18. * notice, this list of conditions and the following disclaimer in
  19. * the documentation and/or other materials provided with the
  20. * distribution.
  21. *
  22. * THIS SOFTWARE IS PROVIDED BY NETLOGIC ``AS IS'' AND ANY EXPRESS OR
  23. * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  24. * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  25. * ARE DISCLAIMED. IN NO EVENT SHALL NETLOGIC OR CONTRIBUTORS BE LIABLE
  26. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  27. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  28. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
  29. * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
  30. * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
  31. * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
  32. * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  33. */
  34. #ifndef __NLM_HAL_SYS_H__
  35. #define __NLM_HAL_SYS_H__
  36. /**
  37. * @file_name sys.h
  38. * @author Netlogic Microsystems
  39. * @brief HAL for System configuration registers
  40. */
  41. #define SYS_CHIP_RESET 0x00
  42. #define SYS_POWER_ON_RESET_CFG 0x01
  43. #define SYS_EFUSE_DEVICE_CFG_STATUS0 0x02
  44. #define SYS_EFUSE_DEVICE_CFG_STATUS1 0x03
  45. #define SYS_EFUSE_DEVICE_CFG_STATUS2 0x04
  46. #define SYS_EFUSE_DEVICE_CFG3 0x05
  47. #define SYS_EFUSE_DEVICE_CFG4 0x06
  48. #define SYS_EFUSE_DEVICE_CFG5 0x07
  49. #define SYS_EFUSE_DEVICE_CFG6 0x08
  50. #define SYS_EFUSE_DEVICE_CFG7 0x09
  51. #define SYS_PLL_CTRL 0x0a
  52. #define SYS_CPU_RESET 0x0b
  53. #define SYS_CPU_NONCOHERENT_MODE 0x0d
  54. #define SYS_CORE_DFS_DIS_CTRL 0x0e
  55. #define SYS_CORE_DFS_RST_CTRL 0x0f
  56. #define SYS_CORE_DFS_BYP_CTRL 0x10
  57. #define SYS_CORE_DFS_PHA_CTRL 0x11
  58. #define SYS_CORE_DFS_DIV_INC_CTRL 0x12
  59. #define SYS_CORE_DFS_DIV_DEC_CTRL 0x13
  60. #define SYS_CORE_DFS_DIV_VALUE 0x14
  61. #define SYS_RESET 0x15
  62. #define SYS_DFS_DIS_CTRL 0x16
  63. #define SYS_DFS_RST_CTRL 0x17
  64. #define SYS_DFS_BYP_CTRL 0x18
  65. #define SYS_DFS_DIV_INC_CTRL 0x19
  66. #define SYS_DFS_DIV_DEC_CTRL 0x1a
  67. #define SYS_DFS_DIV_VALUE0 0x1b
  68. #define SYS_DFS_DIV_VALUE1 0x1c
  69. #define SYS_SENSE_AMP_DLY 0x1d
  70. #define SYS_SOC_SENSE_AMP_DLY 0x1e
  71. #define SYS_CTRL0 0x1f
  72. #define SYS_CTRL1 0x20
  73. #define SYS_TIMEOUT_BS1 0x21
  74. #define SYS_BYTE_SWAP 0x22
  75. #define SYS_VRM_VID 0x23
  76. #define SYS_PWR_RAM_CMD 0x24
  77. #define SYS_PWR_RAM_ADDR 0x25
  78. #define SYS_PWR_RAM_DATA0 0x26
  79. #define SYS_PWR_RAM_DATA1 0x27
  80. #define SYS_PWR_RAM_DATA2 0x28
  81. #define SYS_PWR_UCODE 0x29
  82. #define SYS_CPU0_PWR_STATUS 0x2a
  83. #define SYS_CPU1_PWR_STATUS 0x2b
  84. #define SYS_CPU2_PWR_STATUS 0x2c
  85. #define SYS_CPU3_PWR_STATUS 0x2d
  86. #define SYS_CPU4_PWR_STATUS 0x2e
  87. #define SYS_CPU5_PWR_STATUS 0x2f
  88. #define SYS_CPU6_PWR_STATUS 0x30
  89. #define SYS_CPU7_PWR_STATUS 0x31
  90. #define SYS_STATUS 0x32
  91. #define SYS_INT_POL 0x33
  92. #define SYS_INT_TYPE 0x34
  93. #define SYS_INT_STATUS 0x35
  94. #define SYS_INT_MASK0 0x36
  95. #define SYS_INT_MASK1 0x37
  96. #define SYS_UCO_S_ECC 0x38
  97. #define SYS_UCO_M_ECC 0x39
  98. #define SYS_UCO_ADDR 0x3a
  99. #define SYS_UCO_INSTR 0x3b
  100. #define SYS_MEM_BIST0 0x3c
  101. #define SYS_MEM_BIST1 0x3d
  102. #define SYS_MEM_BIST2 0x3e
  103. #define SYS_MEM_BIST3 0x3f
  104. #define SYS_MEM_BIST4 0x40
  105. #define SYS_MEM_BIST5 0x41
  106. #define SYS_MEM_BIST6 0x42
  107. #define SYS_MEM_BIST7 0x43
  108. #define SYS_MEM_BIST8 0x44
  109. #define SYS_MEM_BIST9 0x45
  110. #define SYS_MEM_BIST10 0x46
  111. #define SYS_MEM_BIST11 0x47
  112. #define SYS_MEM_BIST12 0x48
  113. #define SYS_SCRTCH0 0x49
  114. #define SYS_SCRTCH1 0x4a
  115. #define SYS_SCRTCH2 0x4b
  116. #define SYS_SCRTCH3 0x4c
  117. /* PLL registers XLP2XX */
  118. #define SYS_CPU_PLL_CTRL0(core) (0x1c0 + (core * 4))
  119. #define SYS_CPU_PLL_CTRL1(core) (0x1c1 + (core * 4))
  120. #define SYS_CPU_PLL_CTRL2(core) (0x1c2 + (core * 4))
  121. #define SYS_CPU_PLL_CTRL3(core) (0x1c3 + (core * 4))
  122. #define SYS_PLL_CTRL0 0x240
  123. #define SYS_PLL_CTRL1 0x241
  124. #define SYS_PLL_CTRL2 0x242
  125. #define SYS_PLL_CTRL3 0x243
  126. #define SYS_DMC_PLL_CTRL0 0x244
  127. #define SYS_DMC_PLL_CTRL1 0x245
  128. #define SYS_DMC_PLL_CTRL2 0x246
  129. #define SYS_DMC_PLL_CTRL3 0x247
  130. #define SYS_PLL_CTRL0_DEVX(x) (0x248 + (x) * 4)
  131. #define SYS_PLL_CTRL1_DEVX(x) (0x249 + (x) * 4)
  132. #define SYS_PLL_CTRL2_DEVX(x) (0x24a + (x) * 4)
  133. #define SYS_PLL_CTRL3_DEVX(x) (0x24b + (x) * 4)
  134. #define SYS_CPU_PLL_CHG_CTRL 0x288
  135. #define SYS_PLL_CHG_CTRL 0x289
  136. #define SYS_CLK_DEV_DIS 0x28a
  137. #define SYS_CLK_DEV_SEL 0x28b
  138. #define SYS_CLK_DEV_DIV 0x28c
  139. #define SYS_CLK_DEV_CHG 0x28d
  140. #define SYS_CLK_DEV_SEL_REG 0x28e
  141. #define SYS_CLK_DEV_DIV_REG 0x28f
  142. #define SYS_CPU_PLL_LOCK 0x29f
  143. #define SYS_SYS_PLL_LOCK 0x2a0
  144. #define SYS_PLL_MEM_CMD 0x2a1
  145. #define SYS_CPU_PLL_MEM_REQ 0x2a2
  146. #define SYS_SYS_PLL_MEM_REQ 0x2a3
  147. #define SYS_PLL_MEM_STAT 0x2a4
  148. /* PLL registers XLP9XX */
  149. #define SYS_9XX_CPU_PLL_CTRL0(core) (0xc0 + (core * 4))
  150. #define SYS_9XX_CPU_PLL_CTRL1(core) (0xc1 + (core * 4))
  151. #define SYS_9XX_CPU_PLL_CTRL2(core) (0xc2 + (core * 4))
  152. #define SYS_9XX_CPU_PLL_CTRL3(core) (0xc3 + (core * 4))
  153. #define SYS_9XX_DMC_PLL_CTRL0 0x140
  154. #define SYS_9XX_DMC_PLL_CTRL1 0x141
  155. #define SYS_9XX_DMC_PLL_CTRL2 0x142
  156. #define SYS_9XX_DMC_PLL_CTRL3 0x143
  157. #define SYS_9XX_PLL_CTRL0 0x144
  158. #define SYS_9XX_PLL_CTRL1 0x145
  159. #define SYS_9XX_PLL_CTRL2 0x146
  160. #define SYS_9XX_PLL_CTRL3 0x147
  161. #define SYS_9XX_PLL_CTRL0_DEVX(x) (0x148 + (x) * 4)
  162. #define SYS_9XX_PLL_CTRL1_DEVX(x) (0x149 + (x) * 4)
  163. #define SYS_9XX_PLL_CTRL2_DEVX(x) (0x14a + (x) * 4)
  164. #define SYS_9XX_PLL_CTRL3_DEVX(x) (0x14b + (x) * 4)
  165. #define SYS_9XX_CPU_PLL_CHG_CTRL 0x188
  166. #define SYS_9XX_PLL_CHG_CTRL 0x189
  167. #define SYS_9XX_CLK_DEV_DIS 0x18a
  168. #define SYS_9XX_CLK_DEV_SEL 0x18b
  169. #define SYS_9XX_CLK_DEV_DIV 0x18d
  170. #define SYS_9XX_CLK_DEV_CHG 0x18f
  171. #define SYS_9XX_CLK_DEV_SEL_REG 0x1a4
  172. #define SYS_9XX_CLK_DEV_DIV_REG 0x1a6
  173. /* Registers changed on 9XX */
  174. #define SYS_9XX_POWER_ON_RESET_CFG 0x00
  175. #define SYS_9XX_CHIP_RESET 0x01
  176. #define SYS_9XX_CPU_RESET 0x02
  177. #define SYS_9XX_CPU_NONCOHERENT_MODE 0x03
  178. /* XLP 9XX fuse block registers */
  179. #define FUSE_9XX_DEVCFG6 0xc6
  180. #ifndef __ASSEMBLY__
  181. #define nlm_read_sys_reg(b, r) nlm_read_reg(b, r)
  182. #define nlm_write_sys_reg(b, r, v) nlm_write_reg(b, r, v)
  183. #define nlm_get_sys_pcibase(node) nlm_pcicfg_base(cpu_is_xlp9xx() ? \
  184. XLP9XX_IO_SYS_OFFSET(node) : XLP_IO_SYS_OFFSET(node))
  185. #define nlm_get_sys_regbase(node) (nlm_get_sys_pcibase(node) + XLP_IO_PCI_HDRSZ)
  186. /* XLP9XX fuse block */
  187. #define nlm_get_fuse_pcibase(node) \
  188. nlm_pcicfg_base(XLP9XX_IO_FUSE_OFFSET(node))
  189. #define nlm_get_fuse_regbase(node) \
  190. (nlm_get_fuse_pcibase(node) + XLP_IO_PCI_HDRSZ)
  191. #define nlm_get_clock_pcibase(node) \
  192. nlm_pcicfg_base(XLP9XX_IO_CLOCK_OFFSET(node))
  193. #define nlm_get_clock_regbase(node) \
  194. (nlm_get_clock_pcibase(node) + XLP_IO_PCI_HDRSZ)
  195. unsigned int nlm_get_pic_frequency(int node);
  196. #endif
  197. #endif