pcibus.h 4.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114
  1. /*
  2. * Copyright (c) 2003-2012 Broadcom Corporation
  3. * All Rights Reserved
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the Broadcom
  9. * license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or without
  12. * modification, are permitted provided that the following conditions
  13. * are met:
  14. *
  15. * 1. Redistributions of source code must retain the above copyright
  16. * notice, this list of conditions and the following disclaimer.
  17. * 2. Redistributions in binary form must reproduce the above copyright
  18. * notice, this list of conditions and the following disclaimer in
  19. * the documentation and/or other materials provided with the
  20. * distribution.
  21. *
  22. * THIS SOFTWARE IS PROVIDED BY BROADCOM ``AS IS'' AND ANY EXPRESS OR
  23. * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  24. * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  25. * ARE DISCLAIMED. IN NO EVENT SHALL BROADCOM OR CONTRIBUTORS BE LIABLE
  26. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  27. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  28. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
  29. * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
  30. * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
  31. * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
  32. * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  33. */
  34. #ifndef __NLM_HAL_PCIBUS_H__
  35. #define __NLM_HAL_PCIBUS_H__
  36. /* PCIE Memory and IO regions */
  37. #define PCIE_MEM_BASE 0xd0000000ULL
  38. #define PCIE_MEM_LIMIT 0xdfffffffULL
  39. #define PCIE_IO_BASE 0x14000000ULL
  40. #define PCIE_IO_LIMIT 0x15ffffffULL
  41. #define PCIE_BRIDGE_CMD 0x1
  42. #define PCIE_BRIDGE_MSI_CAP 0x14
  43. #define PCIE_BRIDGE_MSI_ADDRL 0x15
  44. #define PCIE_BRIDGE_MSI_ADDRH 0x16
  45. #define PCIE_BRIDGE_MSI_DATA 0x17
  46. /* XLP Global PCIE configuration space registers */
  47. #define PCIE_BYTE_SWAP_MEM_BASE 0x247
  48. #define PCIE_BYTE_SWAP_MEM_LIM 0x248
  49. #define PCIE_BYTE_SWAP_IO_BASE 0x249
  50. #define PCIE_BYTE_SWAP_IO_LIM 0x24A
  51. #define PCIE_BRIDGE_MSIX_ADDR_BASE 0x24F
  52. #define PCIE_BRIDGE_MSIX_ADDR_LIMIT 0x250
  53. #define PCIE_MSI_STATUS 0x25A
  54. #define PCIE_MSI_EN 0x25B
  55. #define PCIE_MSIX_STATUS 0x25D
  56. #define PCIE_INT_STATUS0 0x25F
  57. #define PCIE_INT_STATUS1 0x260
  58. #define PCIE_INT_EN0 0x261
  59. #define PCIE_INT_EN1 0x262
  60. /* XLP9XX has basic changes */
  61. #define PCIE_9XX_BYTE_SWAP_MEM_BASE 0x25c
  62. #define PCIE_9XX_BYTE_SWAP_MEM_LIM 0x25d
  63. #define PCIE_9XX_BYTE_SWAP_IO_BASE 0x25e
  64. #define PCIE_9XX_BYTE_SWAP_IO_LIM 0x25f
  65. #define PCIE_9XX_BRIDGE_MSIX_ADDR_BASE 0x264
  66. #define PCIE_9XX_BRIDGE_MSIX_ADDR_LIMIT 0x265
  67. #define PCIE_9XX_MSI_STATUS 0x283
  68. #define PCIE_9XX_MSI_EN 0x284
  69. /* 128 MSIX vectors available in 9xx */
  70. #define PCIE_9XX_MSIX_STATUS0 0x286
  71. #define PCIE_9XX_MSIX_STATUSX(n) (n + 0x286)
  72. #define PCIE_9XX_MSIX_VEC 0x296
  73. #define PCIE_9XX_MSIX_VECX(n) (n + 0x296)
  74. #define PCIE_9XX_INT_STATUS0 0x397
  75. #define PCIE_9XX_INT_STATUS1 0x398
  76. #define PCIE_9XX_INT_EN0 0x399
  77. #define PCIE_9XX_INT_EN1 0x39a
  78. /* other */
  79. #define PCIE_NLINKS 4
  80. /* MSI addresses */
  81. #define MSI_ADDR_BASE 0xfffee00000ULL
  82. #define MSI_ADDR_SZ 0x10000
  83. #define MSI_LINK_ADDR(n, l) (MSI_ADDR_BASE + \
  84. (PCIE_NLINKS * (n) + (l)) * MSI_ADDR_SZ)
  85. #define MSIX_ADDR_BASE 0xfffef00000ULL
  86. #define MSIX_LINK_ADDR(n, l) (MSIX_ADDR_BASE + \
  87. (PCIE_NLINKS * (n) + (l)) * MSI_ADDR_SZ)
  88. #ifndef __ASSEMBLY__
  89. #define nlm_read_pcie_reg(b, r) nlm_read_reg(b, r)
  90. #define nlm_write_pcie_reg(b, r, v) nlm_write_reg(b, r, v)
  91. #define nlm_get_pcie_base(node, inst) nlm_pcicfg_base(cpu_is_xlp9xx() ? \
  92. XLP9XX_IO_PCIE_OFFSET(node, inst) : XLP_IO_PCIE_OFFSET(node, inst))
  93. #ifdef CONFIG_PCI_MSI
  94. void xlp_init_node_msi_irqs(int node, int link);
  95. #else
  96. static inline void xlp_init_node_msi_irqs(int node, int link) {}
  97. #endif
  98. struct pci_dev *xlp_get_pcie_link(const struct pci_dev *dev);
  99. #endif
  100. #endif /* __NLM_HAL_PCIBUS_H__ */