dma.h 2.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * Copyright 2002 Integrated Device Technology, Inc.
  4. * All rights reserved.
  5. *
  6. * DMA register definition.
  7. *
  8. * Author : ryan.holmQVist@idt.com
  9. * Date : 20011005
  10. */
  11. #ifndef __ASM_RC32434_DMA_H
  12. #define __ASM_RC32434_DMA_H
  13. #include <asm/mach-rc32434/rb.h>
  14. #define DMA0_BASE_ADDR 0x18040000
  15. /*
  16. * DMA descriptor (in physical memory).
  17. */
  18. struct dma_desc {
  19. u32 control; /* Control. use DMAD_* */
  20. u32 ca; /* Current Address. */
  21. u32 devcs; /* Device control and status. */
  22. u32 link; /* Next descriptor in chain. */
  23. };
  24. #define DMA_DESC_SIZ sizeof(struct dma_desc)
  25. #define DMA_DESC_COUNT_BIT 0
  26. #define DMA_DESC_COUNT_MSK 0x0003ffff
  27. #define DMA_DESC_DS_BIT 20
  28. #define DMA_DESC_DS_MSK 0x00300000
  29. #define DMA_DESC_DEV_CMD_BIT 22
  30. #define DMA_DESC_DEV_CMD_MSK 0x01c00000
  31. /* DMA command sizes */
  32. #define DMA_DESC_DEV_CMD_BYTE 0
  33. #define DMA_DESC_DEV_CMD_HLF_WD 1
  34. #define DMA_DESC_DEV_CMD_WORD 2
  35. #define DMA_DESC_DEV_CMD_2WORDS 3
  36. #define DMA_DESC_DEV_CMD_4WORDS 4
  37. #define DMA_DESC_DEV_CMD_6WORDS 5
  38. #define DMA_DESC_DEV_CMD_8WORDS 6
  39. #define DMA_DESC_DEV_CMD_16WORDS 7
  40. /* DMA descriptors interrupts */
  41. #define DMA_DESC_COF (1 << 25) /* Chain on finished */
  42. #define DMA_DESC_COD (1 << 26) /* Chain on done */
  43. #define DMA_DESC_IOF (1 << 27) /* Interrupt on finished */
  44. #define DMA_DESC_IOD (1 << 28) /* Interrupt on done */
  45. #define DMA_DESC_TERM (1 << 29) /* Terminated */
  46. #define DMA_DESC_DONE (1 << 30) /* Done */
  47. #define DMA_DESC_FINI (1 << 31) /* Finished */
  48. /*
  49. * DMA register (within Internal Register Map).
  50. */
  51. struct dma_reg {
  52. u32 dmac; /* Control. */
  53. u32 dmas; /* Status. */
  54. u32 dmasm; /* Mask. */
  55. u32 dmadptr; /* Descriptor pointer. */
  56. u32 dmandptr; /* Next descriptor pointer. */
  57. };
  58. /* DMA channels specific registers */
  59. #define DMA_CHAN_RUN_BIT (1 << 0)
  60. #define DMA_CHAN_DONE_BIT (1 << 1)
  61. #define DMA_CHAN_MODE_BIT (1 << 2)
  62. #define DMA_CHAN_MODE_MSK 0x0000000c
  63. #define DMA_CHAN_MODE_AUTO 0
  64. #define DMA_CHAN_MODE_BURST 1
  65. #define DMA_CHAN_MODE_XFRT 2
  66. #define DMA_CHAN_MODE_RSVD 3
  67. #define DMA_CHAN_ACT_BIT (1 << 4)
  68. /* DMA status registers */
  69. #define DMA_STAT_FINI (1 << 0)
  70. #define DMA_STAT_DONE (1 << 1)
  71. #define DMA_STAT_CHAIN (1 << 2)
  72. #define DMA_STAT_ERR (1 << 3)
  73. #define DMA_STAT_HALT (1 << 4)
  74. /*
  75. * DMA channel definitions
  76. */
  77. #define DMA_CHAN_ETH_RCV 0
  78. #define DMA_CHAN_ETH_XMT 1
  79. #define DMA_CHAN_MEM_TO_FIFO 2
  80. #define DMA_CHAN_FIFO_TO_MEM 3
  81. #define DMA_CHAN_PCI_TO_MEM 4
  82. #define DMA_CHAN_MEM_TO_PCI 5
  83. #define DMA_CHAN_COUNT 6
  84. struct dma_channel {
  85. struct dma_reg ch[DMA_CHAN_COUNT];
  86. };
  87. #endif /* __ASM_RC32434_DMA_H */