crime.h 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159
  1. /*
  2. * Definitions for the SGI CRIME (CPU, Rendering, Interconnect and Memory
  3. * Engine)
  4. *
  5. * This file is subject to the terms and conditions of the GNU General Public
  6. * License. See the file "COPYING" in the main directory of this archive
  7. * for more details.
  8. *
  9. * Copyright (C) 2000 Harald Koerfgen
  10. */
  11. #ifndef __ASM_CRIME_H__
  12. #define __ASM_CRIME_H__
  13. /*
  14. * Address map
  15. */
  16. #define CRIME_BASE 0x14000000 /* physical */
  17. struct sgi_crime {
  18. volatile unsigned long id;
  19. #define CRIME_ID_MASK 0xff
  20. #define CRIME_ID_IDBITS 0xf0
  21. #define CRIME_ID_IDVALUE 0xa0
  22. #define CRIME_ID_REV 0x0f
  23. #define CRIME_REV_PETTY 0x00
  24. #define CRIME_REV_11 0x11
  25. #define CRIME_REV_13 0x13
  26. #define CRIME_REV_14 0x14
  27. volatile unsigned long control;
  28. #define CRIME_CONTROL_MASK 0x3fff
  29. #define CRIME_CONTROL_TRITON_SYSADC 0x2000
  30. #define CRIME_CONTROL_CRIME_SYSADC 0x1000
  31. #define CRIME_CONTROL_HARD_RESET 0x0800
  32. #define CRIME_CONTROL_SOFT_RESET 0x0400
  33. #define CRIME_CONTROL_DOG_ENA 0x0200
  34. #define CRIME_CONTROL_ENDIANESS 0x0100
  35. #define CRIME_CONTROL_ENDIAN_BIG 0x0100
  36. #define CRIME_CONTROL_ENDIAN_LITTLE 0x0000
  37. #define CRIME_CONTROL_CQUEUE_HWM 0x000f
  38. #define CRIME_CONTROL_CQUEUE_SHFT 0
  39. #define CRIME_CONTROL_WBUF_HWM 0x00f0
  40. #define CRIME_CONTROL_WBUF_SHFT 8
  41. volatile unsigned long istat;
  42. volatile unsigned long imask;
  43. volatile unsigned long soft_int;
  44. volatile unsigned long hard_int;
  45. #define MACE_VID_IN1_INT BIT(0)
  46. #define MACE_VID_IN2_INT BIT(1)
  47. #define MACE_VID_OUT_INT BIT(2)
  48. #define MACE_ETHERNET_INT BIT(3)
  49. #define MACE_SUPERIO_INT BIT(4)
  50. #define MACE_MISC_INT BIT(5)
  51. #define MACE_AUDIO_INT BIT(6)
  52. #define MACE_PCI_BRIDGE_INT BIT(7)
  53. #define MACEPCI_SCSI0_INT BIT(8)
  54. #define MACEPCI_SCSI1_INT BIT(9)
  55. #define MACEPCI_SLOT0_INT BIT(10)
  56. #define MACEPCI_SLOT1_INT BIT(11)
  57. #define MACEPCI_SLOT2_INT BIT(12)
  58. #define MACEPCI_SHARED0_INT BIT(13)
  59. #define MACEPCI_SHARED1_INT BIT(14)
  60. #define MACEPCI_SHARED2_INT BIT(15)
  61. #define CRIME_GBE0_INT BIT(16)
  62. #define CRIME_GBE1_INT BIT(17)
  63. #define CRIME_GBE2_INT BIT(18)
  64. #define CRIME_GBE3_INT BIT(19)
  65. #define CRIME_CPUERR_INT BIT(20)
  66. #define CRIME_MEMERR_INT BIT(21)
  67. #define CRIME_RE_EMPTY_E_INT BIT(22)
  68. #define CRIME_RE_FULL_E_INT BIT(23)
  69. #define CRIME_RE_IDLE_E_INT BIT(24)
  70. #define CRIME_RE_EMPTY_L_INT BIT(25)
  71. #define CRIME_RE_FULL_L_INT BIT(26)
  72. #define CRIME_RE_IDLE_L_INT BIT(27)
  73. #define CRIME_SOFT0_INT BIT(28)
  74. #define CRIME_SOFT1_INT BIT(29)
  75. #define CRIME_SOFT2_INT BIT(30)
  76. #define CRIME_SYSCORERR_INT CRIME_SOFT2_INT
  77. #define CRIME_VICE_INT BIT(31)
  78. /* Masks for deciding who handles the interrupt */
  79. #define CRIME_MACE_INT_MASK 0x8f
  80. #define CRIME_MACEISA_INT_MASK 0x70
  81. #define CRIME_MACEPCI_INT_MASK 0xff00
  82. #define CRIME_CRIME_INT_MASK 0xffff0000
  83. volatile unsigned long watchdog;
  84. #define CRIME_DOG_POWER_ON_RESET 0x00010000
  85. #define CRIME_DOG_WARM_RESET 0x00080000
  86. #define CRIME_DOG_TIMEOUT (CRIME_DOG_POWER_ON_RESET|CRIME_DOG_WARM_RESET)
  87. #define CRIME_DOG_VALUE 0x00007fff
  88. volatile unsigned long timer;
  89. #define CRIME_MASTER_FREQ 66666500 /* Crime upcounter frequency */
  90. #define CRIME_NS_PER_TICK 15 /* for delay_calibrate */
  91. volatile unsigned long cpu_error_addr;
  92. #define CRIME_CPU_ERROR_ADDR_MASK 0x3ffffffff
  93. volatile unsigned long cpu_error_stat;
  94. #define CRIME_CPU_ERROR_MASK 0x7 /* cpu error stat is 3 bits */
  95. #define CRIME_CPU_ERROR_CPU_ILL_ADDR 0x4
  96. #define CRIME_CPU_ERROR_VICE_WRT_PRTY 0x2
  97. #define CRIME_CPU_ERROR_CPU_WRT_PRTY 0x1
  98. unsigned long _pad0[54];
  99. volatile unsigned long mc_ctrl;
  100. volatile unsigned long bank_ctrl[8];
  101. #define CRIME_MEM_BANK_CONTROL_MASK 0x11f /* 9 bits 7:5 reserved */
  102. #define CRIME_MEM_BANK_CONTROL_ADDR 0x01f
  103. #define CRIME_MEM_BANK_CONTROL_SDRAM_SIZE 0x100
  104. #define CRIME_MAXBANKS 8
  105. volatile unsigned long mem_ref_counter;
  106. #define CRIME_MEM_REF_COUNTER_MASK 0x3ff /* 10bit */
  107. volatile unsigned long mem_error_stat;
  108. #define CRIME_MEM_ERROR_STAT_MASK 0x0ff7ffff /* 28-bit register */
  109. #define CRIME_MEM_ERROR_MACE_ID 0x0000007f
  110. #define CRIME_MEM_ERROR_MACE_ACCESS 0x00000080
  111. #define CRIME_MEM_ERROR_RE_ID 0x00007f00
  112. #define CRIME_MEM_ERROR_RE_ACCESS 0x00008000
  113. #define CRIME_MEM_ERROR_GBE_ACCESS 0x00010000
  114. #define CRIME_MEM_ERROR_VICE_ACCESS 0x00020000
  115. #define CRIME_MEM_ERROR_CPU_ACCESS 0x00040000
  116. #define CRIME_MEM_ERROR_RESERVED 0x00080000
  117. #define CRIME_MEM_ERROR_SOFT_ERR 0x00100000
  118. #define CRIME_MEM_ERROR_HARD_ERR 0x00200000
  119. #define CRIME_MEM_ERROR_MULTIPLE 0x00400000
  120. #define CRIME_MEM_ERROR_ECC 0x01800000
  121. #define CRIME_MEM_ERROR_MEM_ECC_RD 0x00800000
  122. #define CRIME_MEM_ERROR_MEM_ECC_RMW 0x01000000
  123. #define CRIME_MEM_ERROR_INV 0x0e000000
  124. #define CRIME_MEM_ERROR_INV_MEM_ADDR_RD 0x02000000
  125. #define CRIME_MEM_ERROR_INV_MEM_ADDR_WR 0x04000000
  126. #define CRIME_MEM_ERROR_INV_MEM_ADDR_RMW 0x08000000
  127. volatile unsigned long mem_error_addr;
  128. #define CRIME_MEM_ERROR_ADDR_MASK 0x3fffffff
  129. volatile unsigned long mem_ecc_syn;
  130. #define CRIME_MEM_ERROR_ECC_SYN_MASK 0xffffffff
  131. volatile unsigned long mem_ecc_chk;
  132. #define CRIME_MEM_ERROR_ECC_CHK_MASK 0xffffffff
  133. volatile unsigned long mem_ecc_repl;
  134. #define CRIME_MEM_ERROR_ECC_REPL_MASK 0xffffffff
  135. };
  136. extern struct sgi_crime __iomem *crime;
  137. #define CRIME_HI_MEM_BASE 0x40000000 /* this is where whole 1G of RAM is mapped */
  138. #endif /* __ASM_CRIME_H__ */