m520xsim.h 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /****************************************************************************/
  3. /*
  4. * m520xsim.h -- ColdFire 5207/5208 System Integration Module support.
  5. *
  6. * (C) Copyright 2005, Intec Automation (mike@steroidmicros.com)
  7. */
  8. /****************************************************************************/
  9. #ifndef m520xsim_h
  10. #define m520xsim_h
  11. /****************************************************************************/
  12. #define CPU_NAME "COLDFIRE(m520x)"
  13. #define CPU_INSTR_PER_JIFFY 3
  14. #define MCF_BUSCLK (MCF_CLK / 2)
  15. #include <asm/m52xxacr.h>
  16. /*
  17. * Define the 520x SIM register set addresses.
  18. */
  19. #define MCFICM_INTC0 0xFC048000 /* Base for Interrupt Ctrl 0 */
  20. #define MCFINTC_IPRH 0x00 /* Interrupt pending 32-63 */
  21. #define MCFINTC_IPRL 0x04 /* Interrupt pending 1-31 */
  22. #define MCFINTC_IMRH 0x08 /* Interrupt mask 32-63 */
  23. #define MCFINTC_IMRL 0x0c /* Interrupt mask 1-31 */
  24. #define MCFINTC_INTFRCH 0x10 /* Interrupt force 32-63 */
  25. #define MCFINTC_INTFRCL 0x14 /* Interrupt force 1-31 */
  26. #define MCFINTC_SIMR 0x1c /* Set interrupt mask 0-63 */
  27. #define MCFINTC_CIMR 0x1d /* Clear interrupt mask 0-63 */
  28. #define MCFINTC_ICR0 0x40 /* Base ICR register */
  29. /*
  30. * The common interrupt controller code just wants to know the absolute
  31. * address to the SIMR and CIMR registers (not offsets into IPSBAR).
  32. * The 520x family only has a single INTC unit.
  33. */
  34. #define MCFINTC0_SIMR (MCFICM_INTC0 + MCFINTC_SIMR)
  35. #define MCFINTC0_CIMR (MCFICM_INTC0 + MCFINTC_CIMR)
  36. #define MCFINTC0_ICR0 (MCFICM_INTC0 + MCFINTC_ICR0)
  37. #define MCFINTC1_SIMR (0)
  38. #define MCFINTC1_CIMR (0)
  39. #define MCFINTC1_ICR0 (0)
  40. #define MCFINTC2_SIMR (0)
  41. #define MCFINTC2_CIMR (0)
  42. #define MCFINTC2_ICR0 (0)
  43. #define MCFINT_VECBASE 64
  44. #define MCFINT_UART0 26 /* Interrupt number for UART0 */
  45. #define MCFINT_UART1 27 /* Interrupt number for UART1 */
  46. #define MCFINT_UART2 28 /* Interrupt number for UART2 */
  47. #define MCFINT_I2C0 30 /* Interrupt number for I2C */
  48. #define MCFINT_QSPI 31 /* Interrupt number for QSPI */
  49. #define MCFINT_FECRX0 36 /* Interrupt number for FEC RX */
  50. #define MCFINT_FECTX0 40 /* Interrupt number for FEC RX */
  51. #define MCFINT_FECENTC0 42 /* Interrupt number for FEC RX */
  52. #define MCFINT_PIT1 4 /* Interrupt number for PIT1 (PIT0 in processor) */
  53. #define MCF_IRQ_UART0 (MCFINT_VECBASE + MCFINT_UART0)
  54. #define MCF_IRQ_UART1 (MCFINT_VECBASE + MCFINT_UART1)
  55. #define MCF_IRQ_UART2 (MCFINT_VECBASE + MCFINT_UART2)
  56. #define MCF_IRQ_FECRX0 (MCFINT_VECBASE + MCFINT_FECRX0)
  57. #define MCF_IRQ_FECTX0 (MCFINT_VECBASE + MCFINT_FECTX0)
  58. #define MCF_IRQ_FECENTC0 (MCFINT_VECBASE + MCFINT_FECENTC0)
  59. #define MCF_IRQ_QSPI (MCFINT_VECBASE + MCFINT_QSPI)
  60. #define MCF_IRQ_PIT1 (MCFINT_VECBASE + MCFINT_PIT1)
  61. #define MCF_IRQ_I2C0 (MCFINT_VECBASE + MCFINT_I2C0)
  62. /*
  63. * SDRAM configuration registers.
  64. */
  65. #define MCFSIM_SDMR 0xFC0a8000 /* SDRAM Mode/Extended Mode Register */
  66. #define MCFSIM_SDCR 0xFC0a8004 /* SDRAM Control Register */
  67. #define MCFSIM_SDCFG1 0xFC0a8008 /* SDRAM Configuration Register 1 */
  68. #define MCFSIM_SDCFG2 0xFC0a800c /* SDRAM Configuration Register 2 */
  69. #define MCFSIM_SDCS0 0xFC0a8110 /* SDRAM Chip Select 0 Configuration */
  70. #define MCFSIM_SDCS1 0xFC0a8114 /* SDRAM Chip Select 1 Configuration */
  71. /*
  72. * EPORT and GPIO registers.
  73. */
  74. #define MCFEPORT_EPPAR 0xFC088000
  75. #define MCFEPORT_EPDDR 0xFC088002
  76. #define MCFEPORT_EPIER 0xFC088003
  77. #define MCFEPORT_EPDR 0xFC088004
  78. #define MCFEPORT_EPPDR 0xFC088005
  79. #define MCFEPORT_EPFR 0xFC088006
  80. #define MCFGPIO_PODR_BUSCTL 0xFC0A4000
  81. #define MCFGPIO_PODR_BE 0xFC0A4001
  82. #define MCFGPIO_PODR_CS 0xFC0A4002
  83. #define MCFGPIO_PODR_FECI2C 0xFC0A4003
  84. #define MCFGPIO_PODR_QSPI 0xFC0A4004
  85. #define MCFGPIO_PODR_TIMER 0xFC0A4005
  86. #define MCFGPIO_PODR_UART 0xFC0A4006
  87. #define MCFGPIO_PODR_FECH 0xFC0A4007
  88. #define MCFGPIO_PODR_FECL 0xFC0A4008
  89. #define MCFGPIO_PDDR_BUSCTL 0xFC0A400C
  90. #define MCFGPIO_PDDR_BE 0xFC0A400D
  91. #define MCFGPIO_PDDR_CS 0xFC0A400E
  92. #define MCFGPIO_PDDR_FECI2C 0xFC0A400F
  93. #define MCFGPIO_PDDR_QSPI 0xFC0A4010
  94. #define MCFGPIO_PDDR_TIMER 0xFC0A4011
  95. #define MCFGPIO_PDDR_UART 0xFC0A4012
  96. #define MCFGPIO_PDDR_FECH 0xFC0A4013
  97. #define MCFGPIO_PDDR_FECL 0xFC0A4014
  98. #define MCFGPIO_PPDSDR_CS 0xFC0A401A
  99. #define MCFGPIO_PPDSDR_FECI2C 0xFC0A401B
  100. #define MCFGPIO_PPDSDR_QSPI 0xFC0A401C
  101. #define MCFGPIO_PPDSDR_TIMER 0xFC0A401D
  102. #define MCFGPIO_PPDSDR_UART 0xFC0A401E
  103. #define MCFGPIO_PPDSDR_FECH 0xFC0A401F
  104. #define MCFGPIO_PPDSDR_FECL 0xFC0A4020
  105. #define MCFGPIO_PCLRR_BUSCTL 0xFC0A4024
  106. #define MCFGPIO_PCLRR_BE 0xFC0A4025
  107. #define MCFGPIO_PCLRR_CS 0xFC0A4026
  108. #define MCFGPIO_PCLRR_FECI2C 0xFC0A4027
  109. #define MCFGPIO_PCLRR_QSPI 0xFC0A4028
  110. #define MCFGPIO_PCLRR_TIMER 0xFC0A4029
  111. #define MCFGPIO_PCLRR_UART 0xFC0A402A
  112. #define MCFGPIO_PCLRR_FECH 0xFC0A402B
  113. #define MCFGPIO_PCLRR_FECL 0xFC0A402C
  114. /*
  115. * Generic GPIO support
  116. */
  117. #define MCFGPIO_PODR MCFGPIO_PODR_CS
  118. #define MCFGPIO_PDDR MCFGPIO_PDDR_CS
  119. #define MCFGPIO_PPDR MCFGPIO_PPDSDR_CS
  120. #define MCFGPIO_SETR MCFGPIO_PPDSDR_CS
  121. #define MCFGPIO_CLRR MCFGPIO_PCLRR_CS
  122. #define MCFGPIO_PIN_MAX 80
  123. #define MCFGPIO_IRQ_MAX 8
  124. #define MCFGPIO_IRQ_VECBASE MCFINT_VECBASE
  125. #define MCF_GPIO_PAR_UART 0xFC0A4036
  126. #define MCF_GPIO_PAR_FECI2C 0xFC0A4033
  127. #define MCF_GPIO_PAR_QSPI 0xFC0A4034
  128. #define MCF_GPIO_PAR_FEC 0xFC0A4038
  129. #define MCF_GPIO_PAR_UART_PAR_URXD0 (0x0001)
  130. #define MCF_GPIO_PAR_UART_PAR_UTXD0 (0x0002)
  131. #define MCF_GPIO_PAR_UART_PAR_URXD1 (0x0040)
  132. #define MCF_GPIO_PAR_UART_PAR_UTXD1 (0x0080)
  133. #define MCF_GPIO_PAR_FECI2C_PAR_SDA_URXD2 (0x02)
  134. #define MCF_GPIO_PAR_FECI2C_PAR_SCL_UTXD2 (0x04)
  135. /*
  136. * PIT timer module.
  137. */
  138. #define MCFPIT_BASE1 0xFC080000 /* Base address of TIMER1 */
  139. #define MCFPIT_BASE2 0xFC084000 /* Base address of TIMER2 */
  140. /*
  141. * UART module.
  142. */
  143. #define MCFUART_BASE0 0xFC060000 /* Base address of UART0 */
  144. #define MCFUART_BASE1 0xFC064000 /* Base address of UART1 */
  145. #define MCFUART_BASE2 0xFC068000 /* Base address of UART2 */
  146. /*
  147. * FEC module.
  148. */
  149. #define MCFFEC_BASE0 0xFC030000 /* Base of FEC ethernet */
  150. #define MCFFEC_SIZE0 0x800 /* Register set size */
  151. /*
  152. * QSPI module.
  153. */
  154. #define MCFQSPI_BASE 0xFC05C000 /* Base of QSPI module */
  155. #define MCFQSPI_SIZE 0x40 /* Register set size */
  156. #define MCFQSPI_CS0 46
  157. #define MCFQSPI_CS1 47
  158. #define MCFQSPI_CS2 27
  159. /*
  160. * Reset Control Unit.
  161. */
  162. #define MCF_RCR 0xFC0A0000
  163. #define MCF_RSR 0xFC0A0001
  164. #define MCF_RCR_SWRESET 0x80 /* Software reset bit */
  165. #define MCF_RCR_FRCSTOUT 0x40 /* Force external reset */
  166. /*
  167. * Power Management.
  168. */
  169. #define MCFPM_WCR 0xfc040013
  170. #define MCFPM_PPMSR0 0xfc04002c
  171. #define MCFPM_PPMCR0 0xfc04002d
  172. #define MCFPM_PPMHR0 0xfc040030
  173. #define MCFPM_PPMLR0 0xfc040034
  174. #define MCFPM_LPCR 0xfc0a0007
  175. /*
  176. * I2C module.
  177. */
  178. #define MCFI2C_BASE0 0xFC058000
  179. #define MCFI2C_SIZE0 0x40
  180. /****************************************************************************/
  181. #endif /* m520xsim_h */