MC68328.h 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /* include/asm-m68knommu/MC68328.h: '328 control registers
  3. *
  4. * Copyright (C) 1999 Vladimir Gurevich <vgurevic@cisco.com>
  5. * Bear & Hare Software, Inc.
  6. *
  7. * Based on include/asm-m68knommu/MC68332.h
  8. * Copyright (C) 1998 Kenneth Albanowski <kjahds@kjahds.com>,
  9. *
  10. */
  11. #include <linux/compiler.h>
  12. #ifndef _MC68328_H_
  13. #define _MC68328_H_
  14. #define BYTE_REF(addr) (*((volatile unsigned char*)addr))
  15. #define WORD_REF(addr) (*((volatile unsigned short*)addr))
  16. #define LONG_REF(addr) (*((volatile unsigned long*)addr))
  17. #define PUT_FIELD(field, val) (((val) << field##_SHIFT) & field##_MASK)
  18. #define GET_FIELD(reg, field) (((reg) & field##_MASK) >> field##_SHIFT)
  19. /**********
  20. *
  21. * 0xFFFFF0xx -- System Control
  22. *
  23. **********/
  24. /*
  25. * System Control Register (SCR)
  26. */
  27. #define SCR_ADDR 0xfffff000
  28. #define SCR BYTE_REF(SCR_ADDR)
  29. #define SCR_WDTH8 0x01 /* 8-Bit Width Select */
  30. #define SCR_DMAP 0x04 /* Double Map */
  31. #define SCR_SO 0x08 /* Supervisor Only */
  32. #define SCR_BETEN 0x10 /* Bus-Error Time-Out Enable */
  33. #define SCR_PRV 0x20 /* Privilege Violation */
  34. #define SCR_WPV 0x40 /* Write Protect Violation */
  35. #define SCR_BETO 0x80 /* Bus-Error TimeOut */
  36. /*
  37. * Mask Revision Register
  38. */
  39. #define MRR_ADDR 0xfffff004
  40. #define MRR LONG_REF(MRR_ADDR)
  41. /**********
  42. *
  43. * 0xFFFFF1xx -- Chip-Select logic
  44. *
  45. **********/
  46. /**********
  47. *
  48. * 0xFFFFF2xx -- Phase Locked Loop (PLL) & Power Control
  49. *
  50. **********/
  51. /*
  52. * Group Base Address Registers
  53. */
  54. #define GRPBASEA_ADDR 0xfffff100
  55. #define GRPBASEB_ADDR 0xfffff102
  56. #define GRPBASEC_ADDR 0xfffff104
  57. #define GRPBASED_ADDR 0xfffff106
  58. #define GRPBASEA WORD_REF(GRPBASEA_ADDR)
  59. #define GRPBASEB WORD_REF(GRPBASEB_ADDR)
  60. #define GRPBASEC WORD_REF(GRPBASEC_ADDR)
  61. #define GRPBASED WORD_REF(GRPBASED_ADDR)
  62. #define GRPBASE_V 0x0001 /* Valid */
  63. #define GRPBASE_GBA_MASK 0xfff0 /* Group Base Address (bits 31-20) */
  64. /*
  65. * Group Base Address Mask Registers
  66. */
  67. #define GRPMASKA_ADDR 0xfffff108
  68. #define GRPMASKB_ADDR 0xfffff10a
  69. #define GRPMASKC_ADDR 0xfffff10c
  70. #define GRPMASKD_ADDR 0xfffff10e
  71. #define GRPMASKA WORD_REF(GRPMASKA_ADDR)
  72. #define GRPMASKB WORD_REF(GRPMASKB_ADDR)
  73. #define GRPMASKC WORD_REF(GRPMASKC_ADDR)
  74. #define GRPMASKD WORD_REF(GRPMASKD_ADDR)
  75. #define GRMMASK_GMA_MASK 0xfffff0 /* Group Base Mask (bits 31-20) */
  76. /*
  77. * Chip-Select Option Registers (group A)
  78. */
  79. #define CSA0_ADDR 0xfffff110
  80. #define CSA1_ADDR 0xfffff114
  81. #define CSA2_ADDR 0xfffff118
  82. #define CSA3_ADDR 0xfffff11c
  83. #define CSA0 LONG_REF(CSA0_ADDR)
  84. #define CSA1 LONG_REF(CSA1_ADDR)
  85. #define CSA2 LONG_REF(CSA2_ADDR)
  86. #define CSA3 LONG_REF(CSA3_ADDR)
  87. #define CSA_WAIT_MASK 0x00000007 /* Wait State Selection */
  88. #define CSA_WAIT_SHIFT 0
  89. #define CSA_RO 0x00000008 /* Read-Only */
  90. #define CSA_AM_MASK 0x0000ff00 /* Address Mask (bits 23-16) */
  91. #define CSA_AM_SHIFT 8
  92. #define CSA_BUSW 0x00010000 /* Bus Width Select */
  93. #define CSA_AC_MASK 0xff000000 /* Address Compare (bits 23-16) */
  94. #define CSA_AC_SHIFT 24
  95. /*
  96. * Chip-Select Option Registers (group B)
  97. */
  98. #define CSB0_ADDR 0xfffff120
  99. #define CSB1_ADDR 0xfffff124
  100. #define CSB2_ADDR 0xfffff128
  101. #define CSB3_ADDR 0xfffff12c
  102. #define CSB0 LONG_REF(CSB0_ADDR)
  103. #define CSB1 LONG_REF(CSB1_ADDR)
  104. #define CSB2 LONG_REF(CSB2_ADDR)
  105. #define CSB3 LONG_REF(CSB3_ADDR)
  106. #define CSB_WAIT_MASK 0x00000007 /* Wait State Selection */
  107. #define CSB_WAIT_SHIFT 0
  108. #define CSB_RO 0x00000008 /* Read-Only */
  109. #define CSB_AM_MASK 0x0000ff00 /* Address Mask (bits 23-16) */
  110. #define CSB_AM_SHIFT 8
  111. #define CSB_BUSW 0x00010000 /* Bus Width Select */
  112. #define CSB_AC_MASK 0xff000000 /* Address Compare (bits 23-16) */
  113. #define CSB_AC_SHIFT 24
  114. /*
  115. * Chip-Select Option Registers (group C)
  116. */
  117. #define CSC0_ADDR 0xfffff130
  118. #define CSC1_ADDR 0xfffff134
  119. #define CSC2_ADDR 0xfffff138
  120. #define CSC3_ADDR 0xfffff13c
  121. #define CSC0 LONG_REF(CSC0_ADDR)
  122. #define CSC1 LONG_REF(CSC1_ADDR)
  123. #define CSC2 LONG_REF(CSC2_ADDR)
  124. #define CSC3 LONG_REF(CSC3_ADDR)
  125. #define CSC_WAIT_MASK 0x00000007 /* Wait State Selection */
  126. #define CSC_WAIT_SHIFT 0
  127. #define CSC_RO 0x00000008 /* Read-Only */
  128. #define CSC_AM_MASK 0x0000fff0 /* Address Mask (bits 23-12) */
  129. #define CSC_AM_SHIFT 4
  130. #define CSC_BUSW 0x00010000 /* Bus Width Select */
  131. #define CSC_AC_MASK 0xfff00000 /* Address Compare (bits 23-12) */
  132. #define CSC_AC_SHIFT 20
  133. /*
  134. * Chip-Select Option Registers (group D)
  135. */
  136. #define CSD0_ADDR 0xfffff140
  137. #define CSD1_ADDR 0xfffff144
  138. #define CSD2_ADDR 0xfffff148
  139. #define CSD3_ADDR 0xfffff14c
  140. #define CSD0 LONG_REF(CSD0_ADDR)
  141. #define CSD1 LONG_REF(CSD1_ADDR)
  142. #define CSD2 LONG_REF(CSD2_ADDR)
  143. #define CSD3 LONG_REF(CSD3_ADDR)
  144. #define CSD_WAIT_MASK 0x00000007 /* Wait State Selection */
  145. #define CSD_WAIT_SHIFT 0
  146. #define CSD_RO 0x00000008 /* Read-Only */
  147. #define CSD_AM_MASK 0x0000fff0 /* Address Mask (bits 23-12) */
  148. #define CSD_AM_SHIFT 4
  149. #define CSD_BUSW 0x00010000 /* Bus Width Select */
  150. #define CSD_AC_MASK 0xfff00000 /* Address Compare (bits 23-12) */
  151. #define CSD_AC_SHIFT 20
  152. /**********
  153. *
  154. * 0xFFFFF2xx -- Phase Locked Loop (PLL) & Power Control
  155. *
  156. **********/
  157. /*
  158. * PLL Control Register
  159. */
  160. #define PLLCR_ADDR 0xfffff200
  161. #define PLLCR WORD_REF(PLLCR_ADDR)
  162. #define PLLCR_DISPLL 0x0008 /* Disable PLL */
  163. #define PLLCR_CLKEN 0x0010 /* Clock (CLKO pin) enable */
  164. #define PLLCR_SYSCLK_SEL_MASK 0x0700 /* System Clock Selection */
  165. #define PLLCR_SYSCLK_SEL_SHIFT 8
  166. #define PLLCR_PIXCLK_SEL_MASK 0x3800 /* LCD Clock Selection */
  167. #define PLLCR_PIXCLK_SEL_SHIFT 11
  168. /* 'EZ328-compatible definitions */
  169. #define PLLCR_LCDCLK_SEL_MASK PLLCR_PIXCLK_SEL_MASK
  170. #define PLLCR_LCDCLK_SEL_SHIFT PLLCR_PIXCLK_SEL_SHIFT
  171. /*
  172. * PLL Frequency Select Register
  173. */
  174. #define PLLFSR_ADDR 0xfffff202
  175. #define PLLFSR WORD_REF(PLLFSR_ADDR)
  176. #define PLLFSR_PC_MASK 0x00ff /* P Count */
  177. #define PLLFSR_PC_SHIFT 0
  178. #define PLLFSR_QC_MASK 0x0f00 /* Q Count */
  179. #define PLLFSR_QC_SHIFT 8
  180. #define PLLFSR_PROT 0x4000 /* Protect P & Q */
  181. #define PLLFSR_CLK32 0x8000 /* Clock 32 (kHz) */
  182. /*
  183. * Power Control Register
  184. */
  185. #define PCTRL_ADDR 0xfffff207
  186. #define PCTRL BYTE_REF(PCTRL_ADDR)
  187. #define PCTRL_WIDTH_MASK 0x1f /* CPU Clock bursts width */
  188. #define PCTRL_WIDTH_SHIFT 0
  189. #define PCTRL_STOP 0x40 /* Enter power-save mode immediately */
  190. #define PCTRL_PCEN 0x80 /* Power Control Enable */
  191. /**********
  192. *
  193. * 0xFFFFF3xx -- Interrupt Controller
  194. *
  195. **********/
  196. /*
  197. * Interrupt Vector Register
  198. */
  199. #define IVR_ADDR 0xfffff300
  200. #define IVR BYTE_REF(IVR_ADDR)
  201. #define IVR_VECTOR_MASK 0xF8
  202. /*
  203. * Interrupt control Register
  204. */
  205. #define ICR_ADRR 0xfffff302
  206. #define ICR WORD_REF(ICR_ADDR)
  207. #define ICR_ET6 0x0100 /* Edge Trigger Select for IRQ6 */
  208. #define ICR_ET3 0x0200 /* Edge Trigger Select for IRQ3 */
  209. #define ICR_ET2 0x0400 /* Edge Trigger Select for IRQ2 */
  210. #define ICR_ET1 0x0800 /* Edge Trigger Select for IRQ1 */
  211. #define ICR_POL6 0x1000 /* Polarity Control for IRQ6 */
  212. #define ICR_POL3 0x2000 /* Polarity Control for IRQ3 */
  213. #define ICR_POL2 0x4000 /* Polarity Control for IRQ2 */
  214. #define ICR_POL1 0x8000 /* Polarity Control for IRQ1 */
  215. /*
  216. * Interrupt Mask Register
  217. */
  218. #define IMR_ADDR 0xfffff304
  219. #define IMR LONG_REF(IMR_ADDR)
  220. /*
  221. * Define the names for bit positions first. This is useful for
  222. * request_irq
  223. */
  224. #define SPIM_IRQ_NUM 0 /* SPI Master interrupt */
  225. #define TMR2_IRQ_NUM 1 /* Timer 2 interrupt */
  226. #define UART_IRQ_NUM 2 /* UART interrupt */
  227. #define WDT_IRQ_NUM 3 /* Watchdog Timer interrupt */
  228. #define RTC_IRQ_NUM 4 /* RTC interrupt */
  229. #define KB_IRQ_NUM 6 /* Keyboard Interrupt */
  230. #define PWM_IRQ_NUM 7 /* Pulse-Width Modulator int. */
  231. #define INT0_IRQ_NUM 8 /* External INT0 */
  232. #define INT1_IRQ_NUM 9 /* External INT1 */
  233. #define INT2_IRQ_NUM 10 /* External INT2 */
  234. #define INT3_IRQ_NUM 11 /* External INT3 */
  235. #define INT4_IRQ_NUM 12 /* External INT4 */
  236. #define INT5_IRQ_NUM 13 /* External INT5 */
  237. #define INT6_IRQ_NUM 14 /* External INT6 */
  238. #define INT7_IRQ_NUM 15 /* External INT7 */
  239. #define IRQ1_IRQ_NUM 16 /* IRQ1 */
  240. #define IRQ2_IRQ_NUM 17 /* IRQ2 */
  241. #define IRQ3_IRQ_NUM 18 /* IRQ3 */
  242. #define IRQ6_IRQ_NUM 19 /* IRQ6 */
  243. #define PEN_IRQ_NUM 20 /* Pen Interrupt */
  244. #define SPIS_IRQ_NUM 21 /* SPI Slave Interrupt */
  245. #define TMR1_IRQ_NUM 22 /* Timer 1 interrupt */
  246. #define IRQ7_IRQ_NUM 23 /* IRQ7 */
  247. /* '328-compatible definitions */
  248. #define SPI_IRQ_NUM SPIM_IRQ_NUM
  249. #define TMR_IRQ_NUM TMR1_IRQ_NUM
  250. /*
  251. * Here go the bitmasks themselves
  252. */
  253. #define IMR_MSPIM (1 << SPIM_IRQ_NUM) /* Mask SPI Master interrupt */
  254. #define IMR_MTMR2 (1 << TMR2_IRQ_NUM) /* Mask Timer 2 interrupt */
  255. #define IMR_MUART (1 << UART_IRQ_NUM) /* Mask UART interrupt */
  256. #define IMR_MWDT (1 << WDT_IRQ_NUM) /* Mask Watchdog Timer interrupt */
  257. #define IMR_MRTC (1 << RTC_IRQ_NUM) /* Mask RTC interrupt */
  258. #define IMR_MKB (1 << KB_IRQ_NUM) /* Mask Keyboard Interrupt */
  259. #define IMR_MPWM (1 << PWM_IRQ_NUM) /* Mask Pulse-Width Modulator int. */
  260. #define IMR_MINT0 (1 << INT0_IRQ_NUM) /* Mask External INT0 */
  261. #define IMR_MINT1 (1 << INT1_IRQ_NUM) /* Mask External INT1 */
  262. #define IMR_MINT2 (1 << INT2_IRQ_NUM) /* Mask External INT2 */
  263. #define IMR_MINT3 (1 << INT3_IRQ_NUM) /* Mask External INT3 */
  264. #define IMR_MINT4 (1 << INT4_IRQ_NUM) /* Mask External INT4 */
  265. #define IMR_MINT5 (1 << INT5_IRQ_NUM) /* Mask External INT5 */
  266. #define IMR_MINT6 (1 << INT6_IRQ_NUM) /* Mask External INT6 */
  267. #define IMR_MINT7 (1 << INT7_IRQ_NUM) /* Mask External INT7 */
  268. #define IMR_MIRQ1 (1 << IRQ1_IRQ_NUM) /* Mask IRQ1 */
  269. #define IMR_MIRQ2 (1 << IRQ2_IRQ_NUM) /* Mask IRQ2 */
  270. #define IMR_MIRQ3 (1 << IRQ3_IRQ_NUM) /* Mask IRQ3 */
  271. #define IMR_MIRQ6 (1 << IRQ6_IRQ_NUM) /* Mask IRQ6 */
  272. #define IMR_MPEN (1 << PEN_IRQ_NUM) /* Mask Pen Interrupt */
  273. #define IMR_MSPIS (1 << SPIS_IRQ_NUM) /* Mask SPI Slave Interrupt */
  274. #define IMR_MTMR1 (1 << TMR1_IRQ_NUM) /* Mask Timer 1 interrupt */
  275. #define IMR_MIRQ7 (1 << IRQ7_IRQ_NUM) /* Mask IRQ7 */
  276. /* 'EZ328-compatible definitions */
  277. #define IMR_MSPI IMR_MSPIM
  278. #define IMR_MTMR IMR_MTMR1
  279. /*
  280. * Interrupt Wake-Up Enable Register
  281. */
  282. #define IWR_ADDR 0xfffff308
  283. #define IWR LONG_REF(IWR_ADDR)
  284. #define IWR_SPIM (1 << SPIM_IRQ_NUM) /* SPI Master interrupt */
  285. #define IWR_TMR2 (1 << TMR2_IRQ_NUM) /* Timer 2 interrupt */
  286. #define IWR_UART (1 << UART_IRQ_NUM) /* UART interrupt */
  287. #define IWR_WDT (1 << WDT_IRQ_NUM) /* Watchdog Timer interrupt */
  288. #define IWR_RTC (1 << RTC_IRQ_NUM) /* RTC interrupt */
  289. #define IWR_KB (1 << KB_IRQ_NUM) /* Keyboard Interrupt */
  290. #define IWR_PWM (1 << PWM_IRQ_NUM) /* Pulse-Width Modulator int. */
  291. #define IWR_INT0 (1 << INT0_IRQ_NUM) /* External INT0 */
  292. #define IWR_INT1 (1 << INT1_IRQ_NUM) /* External INT1 */
  293. #define IWR_INT2 (1 << INT2_IRQ_NUM) /* External INT2 */
  294. #define IWR_INT3 (1 << INT3_IRQ_NUM) /* External INT3 */
  295. #define IWR_INT4 (1 << INT4_IRQ_NUM) /* External INT4 */
  296. #define IWR_INT5 (1 << INT5_IRQ_NUM) /* External INT5 */
  297. #define IWR_INT6 (1 << INT6_IRQ_NUM) /* External INT6 */
  298. #define IWR_INT7 (1 << INT7_IRQ_NUM) /* External INT7 */
  299. #define IWR_IRQ1 (1 << IRQ1_IRQ_NUM) /* IRQ1 */
  300. #define IWR_IRQ2 (1 << IRQ2_IRQ_NUM) /* IRQ2 */
  301. #define IWR_IRQ3 (1 << IRQ3_IRQ_NUM) /* IRQ3 */
  302. #define IWR_IRQ6 (1 << IRQ6_IRQ_NUM) /* IRQ6 */
  303. #define IWR_PEN (1 << PEN_IRQ_NUM) /* Pen Interrupt */
  304. #define IWR_SPIS (1 << SPIS_IRQ_NUM) /* SPI Slave Interrupt */
  305. #define IWR_TMR1 (1 << TMR1_IRQ_NUM) /* Timer 1 interrupt */
  306. #define IWR_IRQ7 (1 << IRQ7_IRQ_NUM) /* IRQ7 */
  307. /*
  308. * Interrupt Status Register
  309. */
  310. #define ISR_ADDR 0xfffff30c
  311. #define ISR LONG_REF(ISR_ADDR)
  312. #define ISR_SPIM (1 << SPIM_IRQ_NUM) /* SPI Master interrupt */
  313. #define ISR_TMR2 (1 << TMR2_IRQ_NUM) /* Timer 2 interrupt */
  314. #define ISR_UART (1 << UART_IRQ_NUM) /* UART interrupt */
  315. #define ISR_WDT (1 << WDT_IRQ_NUM) /* Watchdog Timer interrupt */
  316. #define ISR_RTC (1 << RTC_IRQ_NUM) /* RTC interrupt */
  317. #define ISR_KB (1 << KB_IRQ_NUM) /* Keyboard Interrupt */
  318. #define ISR_PWM (1 << PWM_IRQ_NUM) /* Pulse-Width Modulator int. */
  319. #define ISR_INT0 (1 << INT0_IRQ_NUM) /* External INT0 */
  320. #define ISR_INT1 (1 << INT1_IRQ_NUM) /* External INT1 */
  321. #define ISR_INT2 (1 << INT2_IRQ_NUM) /* External INT2 */
  322. #define ISR_INT3 (1 << INT3_IRQ_NUM) /* External INT3 */
  323. #define ISR_INT4 (1 << INT4_IRQ_NUM) /* External INT4 */
  324. #define ISR_INT5 (1 << INT5_IRQ_NUM) /* External INT5 */
  325. #define ISR_INT6 (1 << INT6_IRQ_NUM) /* External INT6 */
  326. #define ISR_INT7 (1 << INT7_IRQ_NUM) /* External INT7 */
  327. #define ISR_IRQ1 (1 << IRQ1_IRQ_NUM) /* IRQ1 */
  328. #define ISR_IRQ2 (1 << IRQ2_IRQ_NUM) /* IRQ2 */
  329. #define ISR_IRQ3 (1 << IRQ3_IRQ_NUM) /* IRQ3 */
  330. #define ISR_IRQ6 (1 << IRQ6_IRQ_NUM) /* IRQ6 */
  331. #define ISR_PEN (1 << PEN_IRQ_NUM) /* Pen Interrupt */
  332. #define ISR_SPIS (1 << SPIS_IRQ_NUM) /* SPI Slave Interrupt */
  333. #define ISR_TMR1 (1 << TMR1_IRQ_NUM) /* Timer 1 interrupt */
  334. #define ISR_IRQ7 (1 << IRQ7_IRQ_NUM) /* IRQ7 */
  335. /* 'EZ328-compatible definitions */
  336. #define ISR_SPI ISR_SPIM
  337. #define ISR_TMR ISR_TMR1
  338. /*
  339. * Interrupt Pending Register
  340. */
  341. #define IPR_ADDR 0xfffff310
  342. #define IPR LONG_REF(IPR_ADDR)
  343. #define IPR_SPIM (1 << SPIM_IRQ_NUM) /* SPI Master interrupt */
  344. #define IPR_TMR2 (1 << TMR2_IRQ_NUM) /* Timer 2 interrupt */
  345. #define IPR_UART (1 << UART_IRQ_NUM) /* UART interrupt */
  346. #define IPR_WDT (1 << WDT_IRQ_NUM) /* Watchdog Timer interrupt */
  347. #define IPR_RTC (1 << RTC_IRQ_NUM) /* RTC interrupt */
  348. #define IPR_KB (1 << KB_IRQ_NUM) /* Keyboard Interrupt */
  349. #define IPR_PWM (1 << PWM_IRQ_NUM) /* Pulse-Width Modulator int. */
  350. #define IPR_INT0 (1 << INT0_IRQ_NUM) /* External INT0 */
  351. #define IPR_INT1 (1 << INT1_IRQ_NUM) /* External INT1 */
  352. #define IPR_INT2 (1 << INT2_IRQ_NUM) /* External INT2 */
  353. #define IPR_INT3 (1 << INT3_IRQ_NUM) /* External INT3 */
  354. #define IPR_INT4 (1 << INT4_IRQ_NUM) /* External INT4 */
  355. #define IPR_INT5 (1 << INT5_IRQ_NUM) /* External INT5 */
  356. #define IPR_INT6 (1 << INT6_IRQ_NUM) /* External INT6 */
  357. #define IPR_INT7 (1 << INT7_IRQ_NUM) /* External INT7 */
  358. #define IPR_IRQ1 (1 << IRQ1_IRQ_NUM) /* IRQ1 */
  359. #define IPR_IRQ2 (1 << IRQ2_IRQ_NUM) /* IRQ2 */
  360. #define IPR_IRQ3 (1 << IRQ3_IRQ_NUM) /* IRQ3 */
  361. #define IPR_IRQ6 (1 << IRQ6_IRQ_NUM) /* IRQ6 */
  362. #define IPR_PEN (1 << PEN_IRQ_NUM) /* Pen Interrupt */
  363. #define IPR_SPIS (1 << SPIS_IRQ_NUM) /* SPI Slave Interrupt */
  364. #define IPR_TMR1 (1 << TMR1_IRQ_NUM) /* Timer 1 interrupt */
  365. #define IPR_IRQ7 (1 << IRQ7_IRQ_NUM) /* IRQ7 */
  366. /* 'EZ328-compatible definitions */
  367. #define IPR_SPI IPR_SPIM
  368. #define IPR_TMR IPR_TMR1
  369. /**********
  370. *
  371. * 0xFFFFF4xx -- Parallel Ports
  372. *
  373. **********/
  374. /*
  375. * Port A
  376. */
  377. #define PADIR_ADDR 0xfffff400 /* Port A direction reg */
  378. #define PADATA_ADDR 0xfffff401 /* Port A data register */
  379. #define PASEL_ADDR 0xfffff403 /* Port A Select register */
  380. #define PADIR BYTE_REF(PADIR_ADDR)
  381. #define PADATA BYTE_REF(PADATA_ADDR)
  382. #define PASEL BYTE_REF(PASEL_ADDR)
  383. #define PA(x) (1 << (x))
  384. #define PA_A(x) PA((x) - 16) /* This is specific to PA only! */
  385. #define PA_A16 PA(0) /* Use A16 as PA(0) */
  386. #define PA_A17 PA(1) /* Use A17 as PA(1) */
  387. #define PA_A18 PA(2) /* Use A18 as PA(2) */
  388. #define PA_A19 PA(3) /* Use A19 as PA(3) */
  389. #define PA_A20 PA(4) /* Use A20 as PA(4) */
  390. #define PA_A21 PA(5) /* Use A21 as PA(5) */
  391. #define PA_A22 PA(6) /* Use A22 as PA(6) */
  392. #define PA_A23 PA(7) /* Use A23 as PA(7) */
  393. /*
  394. * Port B
  395. */
  396. #define PBDIR_ADDR 0xfffff408 /* Port B direction reg */
  397. #define PBDATA_ADDR 0xfffff409 /* Port B data register */
  398. #define PBSEL_ADDR 0xfffff40b /* Port B Select Register */
  399. #define PBDIR BYTE_REF(PBDIR_ADDR)
  400. #define PBDATA BYTE_REF(PBDATA_ADDR)
  401. #define PBSEL BYTE_REF(PBSEL_ADDR)
  402. #define PB(x) (1 << (x))
  403. #define PB_D(x) PB(x) /* This is specific to port B only */
  404. #define PB_D0 PB(0) /* Use D0 as PB(0) */
  405. #define PB_D1 PB(1) /* Use D1 as PB(1) */
  406. #define PB_D2 PB(2) /* Use D2 as PB(2) */
  407. #define PB_D3 PB(3) /* Use D3 as PB(3) */
  408. #define PB_D4 PB(4) /* Use D4 as PB(4) */
  409. #define PB_D5 PB(5) /* Use D5 as PB(5) */
  410. #define PB_D6 PB(6) /* Use D6 as PB(6) */
  411. #define PB_D7 PB(7) /* Use D7 as PB(7) */
  412. /*
  413. * Port C
  414. */
  415. #define PCDIR_ADDR 0xfffff410 /* Port C direction reg */
  416. #define PCDATA_ADDR 0xfffff411 /* Port C data register */
  417. #define PCSEL_ADDR 0xfffff413 /* Port C Select Register */
  418. #define PCDIR BYTE_REF(PCDIR_ADDR)
  419. #define PCDATA BYTE_REF(PCDATA_ADDR)
  420. #define PCSEL BYTE_REF(PCSEL_ADDR)
  421. #define PC(x) (1 << (x))
  422. #define PC_WE PC(6) /* Use WE as PC(6) */
  423. #define PC_DTACK PC(5) /* Use DTACK as PC(5) */
  424. #define PC_IRQ7 PC(4) /* Use IRQ7 as PC(4) */
  425. #define PC_LDS PC(2) /* Use LDS as PC(2) */
  426. #define PC_UDS PC(1) /* Use UDS as PC(1) */
  427. #define PC_MOCLK PC(0) /* Use MOCLK as PC(0) */
  428. /*
  429. * Port D
  430. */
  431. #define PDDIR_ADDR 0xfffff418 /* Port D direction reg */
  432. #define PDDATA_ADDR 0xfffff419 /* Port D data register */
  433. #define PDPUEN_ADDR 0xfffff41a /* Port D Pull-Up enable reg */
  434. #define PDPOL_ADDR 0xfffff41c /* Port D Polarity Register */
  435. #define PDIRQEN_ADDR 0xfffff41d /* Port D IRQ enable register */
  436. #define PDIQEG_ADDR 0xfffff41f /* Port D IRQ Edge Register */
  437. #define PDDIR BYTE_REF(PDDIR_ADDR)
  438. #define PDDATA BYTE_REF(PDDATA_ADDR)
  439. #define PDPUEN BYTE_REF(PDPUEN_ADDR)
  440. #define PDPOL BYTE_REF(PDPOL_ADDR)
  441. #define PDIRQEN BYTE_REF(PDIRQEN_ADDR)
  442. #define PDIQEG BYTE_REF(PDIQEG_ADDR)
  443. #define PD(x) (1 << (x))
  444. #define PD_KB(x) PD(x) /* This is specific for Port D only */
  445. #define PD_KB0 PD(0) /* Use KB0 as PD(0) */
  446. #define PD_KB1 PD(1) /* Use KB1 as PD(1) */
  447. #define PD_KB2 PD(2) /* Use KB2 as PD(2) */
  448. #define PD_KB3 PD(3) /* Use KB3 as PD(3) */
  449. #define PD_KB4 PD(4) /* Use KB4 as PD(4) */
  450. #define PD_KB5 PD(5) /* Use KB5 as PD(5) */
  451. #define PD_KB6 PD(6) /* Use KB6 as PD(6) */
  452. #define PD_KB7 PD(7) /* Use KB7 as PD(7) */
  453. /*
  454. * Port E
  455. */
  456. #define PEDIR_ADDR 0xfffff420 /* Port E direction reg */
  457. #define PEDATA_ADDR 0xfffff421 /* Port E data register */
  458. #define PEPUEN_ADDR 0xfffff422 /* Port E Pull-Up enable reg */
  459. #define PESEL_ADDR 0xfffff423 /* Port E Select Register */
  460. #define PEDIR BYTE_REF(PEDIR_ADDR)
  461. #define PEDATA BYTE_REF(PEDATA_ADDR)
  462. #define PEPUEN BYTE_REF(PEPUEN_ADDR)
  463. #define PESEL BYTE_REF(PESEL_ADDR)
  464. #define PE(x) (1 << (x))
  465. #define PE_CSA1 PE(1) /* Use CSA1 as PE(1) */
  466. #define PE_CSA2 PE(2) /* Use CSA2 as PE(2) */
  467. #define PE_CSA3 PE(3) /* Use CSA3 as PE(3) */
  468. #define PE_CSB0 PE(4) /* Use CSB0 as PE(4) */
  469. #define PE_CSB1 PE(5) /* Use CSB1 as PE(5) */
  470. #define PE_CSB2 PE(6) /* Use CSB2 as PE(6) */
  471. #define PE_CSB3 PE(7) /* Use CSB3 as PE(7) */
  472. /*
  473. * Port F
  474. */
  475. #define PFDIR_ADDR 0xfffff428 /* Port F direction reg */
  476. #define PFDATA_ADDR 0xfffff429 /* Port F data register */
  477. #define PFPUEN_ADDR 0xfffff42a /* Port F Pull-Up enable reg */
  478. #define PFSEL_ADDR 0xfffff42b /* Port F Select Register */
  479. #define PFDIR BYTE_REF(PFDIR_ADDR)
  480. #define PFDATA BYTE_REF(PFDATA_ADDR)
  481. #define PFPUEN BYTE_REF(PFPUEN_ADDR)
  482. #define PFSEL BYTE_REF(PFSEL_ADDR)
  483. #define PF(x) (1 << (x))
  484. #define PF_A(x) PF((x) - 24) /* This is Port F specific only */
  485. #define PF_A24 PF(0) /* Use A24 as PF(0) */
  486. #define PF_A25 PF(1) /* Use A25 as PF(1) */
  487. #define PF_A26 PF(2) /* Use A26 as PF(2) */
  488. #define PF_A27 PF(3) /* Use A27 as PF(3) */
  489. #define PF_A28 PF(4) /* Use A28 as PF(4) */
  490. #define PF_A29 PF(5) /* Use A29 as PF(5) */
  491. #define PF_A30 PF(6) /* Use A30 as PF(6) */
  492. #define PF_A31 PF(7) /* Use A31 as PF(7) */
  493. /*
  494. * Port G
  495. */
  496. #define PGDIR_ADDR 0xfffff430 /* Port G direction reg */
  497. #define PGDATA_ADDR 0xfffff431 /* Port G data register */
  498. #define PGPUEN_ADDR 0xfffff432 /* Port G Pull-Up enable reg */
  499. #define PGSEL_ADDR 0xfffff433 /* Port G Select Register */
  500. #define PGDIR BYTE_REF(PGDIR_ADDR)
  501. #define PGDATA BYTE_REF(PGDATA_ADDR)
  502. #define PGPUEN BYTE_REF(PGPUEN_ADDR)
  503. #define PGSEL BYTE_REF(PGSEL_ADDR)
  504. #define PG(x) (1 << (x))
  505. #define PG_UART_TXD PG(0) /* Use UART_TXD as PG(0) */
  506. #define PG_UART_RXD PG(1) /* Use UART_RXD as PG(1) */
  507. #define PG_PWMOUT PG(2) /* Use PWMOUT as PG(2) */
  508. #define PG_TOUT2 PG(3) /* Use TOUT2 as PG(3) */
  509. #define PG_TIN2 PG(4) /* Use TIN2 as PG(4) */
  510. #define PG_TOUT1 PG(5) /* Use TOUT1 as PG(5) */
  511. #define PG_TIN1 PG(6) /* Use TIN1 as PG(6) */
  512. #define PG_RTCOUT PG(7) /* Use RTCOUT as PG(7) */
  513. /*
  514. * Port J
  515. */
  516. #define PJDIR_ADDR 0xfffff438 /* Port J direction reg */
  517. #define PJDATA_ADDR 0xfffff439 /* Port J data register */
  518. #define PJSEL_ADDR 0xfffff43b /* Port J Select Register */
  519. #define PJDIR BYTE_REF(PJDIR_ADDR)
  520. #define PJDATA BYTE_REF(PJDATA_ADDR)
  521. #define PJSEL BYTE_REF(PJSEL_ADDR)
  522. #define PJ(x) (1 << (x))
  523. #define PJ_CSD3 PJ(7) /* Use CSD3 as PJ(7) */
  524. /*
  525. * Port K
  526. */
  527. #define PKDIR_ADDR 0xfffff440 /* Port K direction reg */
  528. #define PKDATA_ADDR 0xfffff441 /* Port K data register */
  529. #define PKPUEN_ADDR 0xfffff442 /* Port K Pull-Up enable reg */
  530. #define PKSEL_ADDR 0xfffff443 /* Port K Select Register */
  531. #define PKDIR BYTE_REF(PKDIR_ADDR)
  532. #define PKDATA BYTE_REF(PKDATA_ADDR)
  533. #define PKPUEN BYTE_REF(PKPUEN_ADDR)
  534. #define PKSEL BYTE_REF(PKSEL_ADDR)
  535. #define PK(x) (1 << (x))
  536. /*
  537. * Port M
  538. */
  539. #define PMDIR_ADDR 0xfffff438 /* Port M direction reg */
  540. #define PMDATA_ADDR 0xfffff439 /* Port M data register */
  541. #define PMPUEN_ADDR 0xfffff43a /* Port M Pull-Up enable reg */
  542. #define PMSEL_ADDR 0xfffff43b /* Port M Select Register */
  543. #define PMDIR BYTE_REF(PMDIR_ADDR)
  544. #define PMDATA BYTE_REF(PMDATA_ADDR)
  545. #define PMPUEN BYTE_REF(PMPUEN_ADDR)
  546. #define PMSEL BYTE_REF(PMSEL_ADDR)
  547. #define PM(x) (1 << (x))
  548. /**********
  549. *
  550. * 0xFFFFF5xx -- Pulse-Width Modulator (PWM)
  551. *
  552. **********/
  553. /*
  554. * PWM Control Register
  555. */
  556. #define PWMC_ADDR 0xfffff500
  557. #define PWMC WORD_REF(PWMC_ADDR)
  558. #define PWMC_CLKSEL_MASK 0x0007 /* Clock Selection */
  559. #define PWMC_CLKSEL_SHIFT 0
  560. #define PWMC_PWMEN 0x0010 /* Enable PWM */
  561. #define PMNC_POL 0x0020 /* PWM Output Bit Polarity */
  562. #define PWMC_PIN 0x0080 /* Current PWM output pin status */
  563. #define PWMC_LOAD 0x0100 /* Force a new period */
  564. #define PWMC_IRQEN 0x4000 /* Interrupt Request Enable */
  565. #define PWMC_CLKSRC 0x8000 /* Clock Source Select */
  566. /* 'EZ328-compatible definitions */
  567. #define PWMC_EN PWMC_PWMEN
  568. /*
  569. * PWM Period Register
  570. */
  571. #define PWMP_ADDR 0xfffff502
  572. #define PWMP WORD_REF(PWMP_ADDR)
  573. /*
  574. * PWM Width Register
  575. */
  576. #define PWMW_ADDR 0xfffff504
  577. #define PWMW WORD_REF(PWMW_ADDR)
  578. /*
  579. * PWM Counter Register
  580. */
  581. #define PWMCNT_ADDR 0xfffff506
  582. #define PWMCNT WORD_REF(PWMCNT_ADDR)
  583. /**********
  584. *
  585. * 0xFFFFF6xx -- General-Purpose Timers
  586. *
  587. **********/
  588. /*
  589. * Timer Unit 1 and 2 Control Registers
  590. */
  591. #define TCTL1_ADDR 0xfffff600
  592. #define TCTL1 WORD_REF(TCTL1_ADDR)
  593. #define TCTL2_ADDR 0xfffff60c
  594. #define TCTL2 WORD_REF(TCTL2_ADDR)
  595. #define TCTL_TEN 0x0001 /* Timer Enable */
  596. #define TCTL_CLKSOURCE_MASK 0x000e /* Clock Source: */
  597. #define TCTL_CLKSOURCE_STOP 0x0000 /* Stop count (disabled) */
  598. #define TCTL_CLKSOURCE_SYSCLK 0x0002 /* SYSCLK to prescaler */
  599. #define TCTL_CLKSOURCE_SYSCLK_16 0x0004 /* SYSCLK/16 to prescaler */
  600. #define TCTL_CLKSOURCE_TIN 0x0006 /* TIN to prescaler */
  601. #define TCTL_CLKSOURCE_32KHZ 0x0008 /* 32kHz clock to prescaler */
  602. #define TCTL_IRQEN 0x0010 /* IRQ Enable */
  603. #define TCTL_OM 0x0020 /* Output Mode */
  604. #define TCTL_CAP_MASK 0x00c0 /* Capture Edge: */
  605. #define TCTL_CAP_RE 0x0040 /* Capture on rizing edge */
  606. #define TCTL_CAP_FE 0x0080 /* Capture on falling edge */
  607. #define TCTL_FRR 0x0010 /* Free-Run Mode */
  608. /* 'EZ328-compatible definitions */
  609. #define TCTL_ADDR TCTL1_ADDR
  610. #define TCTL TCTL1
  611. /*
  612. * Timer Unit 1 and 2 Prescaler Registers
  613. */
  614. #define TPRER1_ADDR 0xfffff602
  615. #define TPRER1 WORD_REF(TPRER1_ADDR)
  616. #define TPRER2_ADDR 0xfffff60e
  617. #define TPRER2 WORD_REF(TPRER2_ADDR)
  618. /* 'EZ328-compatible definitions */
  619. #define TPRER_ADDR TPRER1_ADDR
  620. #define TPRER TPRER1
  621. /*
  622. * Timer Unit 1 and 2 Compare Registers
  623. */
  624. #define TCMP1_ADDR 0xfffff604
  625. #define TCMP1 WORD_REF(TCMP1_ADDR)
  626. #define TCMP2_ADDR 0xfffff610
  627. #define TCMP2 WORD_REF(TCMP2_ADDR)
  628. /* 'EZ328-compatible definitions */
  629. #define TCMP_ADDR TCMP1_ADDR
  630. #define TCMP TCMP1
  631. /*
  632. * Timer Unit 1 and 2 Capture Registers
  633. */
  634. #define TCR1_ADDR 0xfffff606
  635. #define TCR1 WORD_REF(TCR1_ADDR)
  636. #define TCR2_ADDR 0xfffff612
  637. #define TCR2 WORD_REF(TCR2_ADDR)
  638. /* 'EZ328-compatible definitions */
  639. #define TCR_ADDR TCR1_ADDR
  640. #define TCR TCR1
  641. /*
  642. * Timer Unit 1 and 2 Counter Registers
  643. */
  644. #define TCN1_ADDR 0xfffff608
  645. #define TCN1 WORD_REF(TCN1_ADDR)
  646. #define TCN2_ADDR 0xfffff614
  647. #define TCN2 WORD_REF(TCN2_ADDR)
  648. /* 'EZ328-compatible definitions */
  649. #define TCN_ADDR TCN1_ADDR
  650. #define TCN TCN1
  651. /*
  652. * Timer Unit 1 and 2 Status Registers
  653. */
  654. #define TSTAT1_ADDR 0xfffff60a
  655. #define TSTAT1 WORD_REF(TSTAT1_ADDR)
  656. #define TSTAT2_ADDR 0xfffff616
  657. #define TSTAT2 WORD_REF(TSTAT2_ADDR)
  658. #define TSTAT_COMP 0x0001 /* Compare Event occurred */
  659. #define TSTAT_CAPT 0x0001 /* Capture Event occurred */
  660. /* 'EZ328-compatible definitions */
  661. #define TSTAT_ADDR TSTAT1_ADDR
  662. #define TSTAT TSTAT1
  663. /*
  664. * Watchdog Compare Register
  665. */
  666. #define WRR_ADDR 0xfffff61a
  667. #define WRR WORD_REF(WRR_ADDR)
  668. /*
  669. * Watchdog Counter Register
  670. */
  671. #define WCN_ADDR 0xfffff61c
  672. #define WCN WORD_REF(WCN_ADDR)
  673. /*
  674. * Watchdog Control and Status Register
  675. */
  676. #define WCSR_ADDR 0xfffff618
  677. #define WCSR WORD_REF(WCSR_ADDR)
  678. #define WCSR_WDEN 0x0001 /* Watchdog Enable */
  679. #define WCSR_FI 0x0002 /* Forced Interrupt (instead of SW reset)*/
  680. #define WCSR_WRST 0x0004 /* Watchdog Reset */
  681. /**********
  682. *
  683. * 0xFFFFF7xx -- Serial Peripheral Interface Slave (SPIS)
  684. *
  685. **********/
  686. /*
  687. * SPI Slave Register
  688. */
  689. #define SPISR_ADDR 0xfffff700
  690. #define SPISR WORD_REF(SPISR_ADDR)
  691. #define SPISR_DATA_ADDR 0xfffff701
  692. #define SPISR_DATA BYTE_REF(SPISR_DATA_ADDR)
  693. #define SPISR_DATA_MASK 0x00ff /* Shifted data from the external device */
  694. #define SPISR_DATA_SHIFT 0
  695. #define SPISR_SPISEN 0x0100 /* SPIS module enable */
  696. #define SPISR_POL 0x0200 /* SPSCLK polarity control */
  697. #define SPISR_PHA 0x0400 /* Phase relationship between SPSCLK & SPSRxD */
  698. #define SPISR_OVWR 0x0800 /* Data buffer has been overwritten */
  699. #define SPISR_DATARDY 0x1000 /* Data ready */
  700. #define SPISR_ENPOL 0x2000 /* Enable Polarity */
  701. #define SPISR_IRQEN 0x4000 /* SPIS IRQ Enable */
  702. #define SPISR_SPISIRQ 0x8000 /* SPIS IRQ posted */
  703. /**********
  704. *
  705. * 0xFFFFF8xx -- Serial Peripheral Interface Master (SPIM)
  706. *
  707. **********/
  708. /*
  709. * SPIM Data Register
  710. */
  711. #define SPIMDATA_ADDR 0xfffff800
  712. #define SPIMDATA WORD_REF(SPIMDATA_ADDR)
  713. /*
  714. * SPIM Control/Status Register
  715. */
  716. #define SPIMCONT_ADDR 0xfffff802
  717. #define SPIMCONT WORD_REF(SPIMCONT_ADDR)
  718. #define SPIMCONT_BIT_COUNT_MASK 0x000f /* Transfer Length in Bytes */
  719. #define SPIMCONT_BIT_COUNT_SHIFT 0
  720. #define SPIMCONT_POL 0x0010 /* SPMCLK Signel Polarity */
  721. #define SPIMCONT_PHA 0x0020 /* Clock/Data phase relationship */
  722. #define SPIMCONT_IRQEN 0x0040 /* IRQ Enable */
  723. #define SPIMCONT_SPIMIRQ 0x0080 /* Interrupt Request */
  724. #define SPIMCONT_XCH 0x0100 /* Exchange */
  725. #define SPIMCONT_RSPIMEN 0x0200 /* Enable SPIM */
  726. #define SPIMCONT_DATA_RATE_MASK 0xe000 /* SPIM Data Rate */
  727. #define SPIMCONT_DATA_RATE_SHIFT 13
  728. /* 'EZ328-compatible definitions */
  729. #define SPIMCONT_IRQ SPIMCONT_SPIMIRQ
  730. #define SPIMCONT_ENABLE SPIMCONT_SPIMEN
  731. /**********
  732. *
  733. * 0xFFFFF9xx -- UART
  734. *
  735. **********/
  736. /*
  737. * UART Status/Control Register
  738. */
  739. #define USTCNT_ADDR 0xfffff900
  740. #define USTCNT WORD_REF(USTCNT_ADDR)
  741. #define USTCNT_TXAVAILEN 0x0001 /* Transmitter Available Int Enable */
  742. #define USTCNT_TXHALFEN 0x0002 /* Transmitter Half Empty Int Enable */
  743. #define USTCNT_TXEMPTYEN 0x0004 /* Transmitter Empty Int Enable */
  744. #define USTCNT_RXREADYEN 0x0008 /* Receiver Ready Interrupt Enable */
  745. #define USTCNT_RXHALFEN 0x0010 /* Receiver Half-Full Int Enable */
  746. #define USTCNT_RXFULLEN 0x0020 /* Receiver Full Interrupt Enable */
  747. #define USTCNT_CTSDELTAEN 0x0040 /* CTS Delta Interrupt Enable */
  748. #define USTCNT_GPIODELTAEN 0x0080 /* Old Data Interrupt Enable */
  749. #define USTCNT_8_7 0x0100 /* Eight or seven-bit transmission */
  750. #define USTCNT_STOP 0x0200 /* Stop bit transmission */
  751. #define USTCNT_ODD_EVEN 0x0400 /* Odd Parity */
  752. #define USTCNT_PARITYEN 0x0800 /* Parity Enable */
  753. #define USTCNT_CLKMODE 0x1000 /* Clock Mode Select */
  754. #define USTCNT_TXEN 0x2000 /* Transmitter Enable */
  755. #define USTCNT_RXEN 0x4000 /* Receiver Enable */
  756. #define USTCNT_UARTEN 0x8000 /* UART Enable */
  757. /* 'EZ328-compatible definitions */
  758. #define USTCNT_TXAE USTCNT_TXAVAILEN
  759. #define USTCNT_TXHE USTCNT_TXHALFEN
  760. #define USTCNT_TXEE USTCNT_TXEMPTYEN
  761. #define USTCNT_RXRE USTCNT_RXREADYEN
  762. #define USTCNT_RXHE USTCNT_RXHALFEN
  763. #define USTCNT_RXFE USTCNT_RXFULLEN
  764. #define USTCNT_CTSD USTCNT_CTSDELTAEN
  765. #define USTCNT_ODD USTCNT_ODD_EVEN
  766. #define USTCNT_PEN USTCNT_PARITYEN
  767. #define USTCNT_CLKM USTCNT_CLKMODE
  768. #define USTCNT_UEN USTCNT_UARTEN
  769. /*
  770. * UART Baud Control Register
  771. */
  772. #define UBAUD_ADDR 0xfffff902
  773. #define UBAUD WORD_REF(UBAUD_ADDR)
  774. #define UBAUD_PRESCALER_MASK 0x003f /* Actual divisor is 65 - PRESCALER */
  775. #define UBAUD_PRESCALER_SHIFT 0
  776. #define UBAUD_DIVIDE_MASK 0x0700 /* Baud Rate freq. divisor */
  777. #define UBAUD_DIVIDE_SHIFT 8
  778. #define UBAUD_BAUD_SRC 0x0800 /* Baud Rate Source */
  779. #define UBAUD_GPIOSRC 0x1000 /* GPIO source */
  780. #define UBAUD_GPIODIR 0x2000 /* GPIO Direction */
  781. #define UBAUD_GPIO 0x4000 /* Current GPIO pin status */
  782. #define UBAUD_GPIODELTA 0x8000 /* GPIO pin value changed */
  783. /*
  784. * UART Receiver Register
  785. */
  786. #define URX_ADDR 0xfffff904
  787. #define URX WORD_REF(URX_ADDR)
  788. #define URX_RXDATA_ADDR 0xfffff905
  789. #define URX_RXDATA BYTE_REF(URX_RXDATA_ADDR)
  790. #define URX_RXDATA_MASK 0x00ff /* Received data */
  791. #define URX_RXDATA_SHIFT 0
  792. #define URX_PARITY_ERROR 0x0100 /* Parity Error */
  793. #define URX_BREAK 0x0200 /* Break Detected */
  794. #define URX_FRAME_ERROR 0x0400 /* Framing Error */
  795. #define URX_OVRUN 0x0800 /* Serial Overrun */
  796. #define URX_DATA_READY 0x2000 /* Data Ready (FIFO not empty) */
  797. #define URX_FIFO_HALF 0x4000 /* FIFO is Half-Full */
  798. #define URX_FIFO_FULL 0x8000 /* FIFO is Full */
  799. /*
  800. * UART Transmitter Register
  801. */
  802. #define UTX_ADDR 0xfffff906
  803. #define UTX WORD_REF(UTX_ADDR)
  804. #define UTX_TXDATA_ADDR 0xfffff907
  805. #define UTX_TXDATA BYTE_REF(UTX_TXDATA_ADDR)
  806. #define UTX_TXDATA_MASK 0x00ff /* Data to be transmitted */
  807. #define UTX_TXDATA_SHIFT 0
  808. #define UTX_CTS_DELTA 0x0100 /* CTS changed */
  809. #define UTX_CTS_STATUS 0x0200 /* CTS State */
  810. #define UTX_IGNORE_CTS 0x0800 /* Ignore CTS */
  811. #define UTX_SEND_BREAK 0x1000 /* Send a BREAK */
  812. #define UTX_TX_AVAIL 0x2000 /* Transmit FIFO has a slot available */
  813. #define UTX_FIFO_HALF 0x4000 /* Transmit FIFO is half empty */
  814. #define UTX_FIFO_EMPTY 0x8000 /* Transmit FIFO is empty */
  815. /* 'EZ328-compatible definitions */
  816. #define UTX_CTS_STAT UTX_CTS_STATUS
  817. #define UTX_NOCTS UTX_IGNORE_CTS
  818. /*
  819. * UART Miscellaneous Register
  820. */
  821. #define UMISC_ADDR 0xfffff908
  822. #define UMISC WORD_REF(UMISC_ADDR)
  823. #define UMISC_TX_POL 0x0004 /* Transmit Polarity */
  824. #define UMISC_RX_POL 0x0008 /* Receive Polarity */
  825. #define UMISC_IRDA_LOOP 0x0010 /* IrDA Loopback Enable */
  826. #define UMISC_IRDA_EN 0x0020 /* Infra-Red Enable */
  827. #define UMISC_RTS 0x0040 /* Set RTS status */
  828. #define UMISC_RTSCONT 0x0080 /* Choose RTS control */
  829. #define UMISC_LOOP 0x1000 /* Serial Loopback Enable */
  830. #define UMISC_FORCE_PERR 0x2000 /* Force Parity Error */
  831. #define UMISC_CLKSRC 0x4000 /* Clock Source */
  832. /* generalization of uart control registers to support multiple ports: */
  833. typedef volatile struct {
  834. volatile unsigned short int ustcnt;
  835. volatile unsigned short int ubaud;
  836. union {
  837. volatile unsigned short int w;
  838. struct {
  839. volatile unsigned char status;
  840. volatile unsigned char rxdata;
  841. } b;
  842. } urx;
  843. union {
  844. volatile unsigned short int w;
  845. struct {
  846. volatile unsigned char status;
  847. volatile unsigned char txdata;
  848. } b;
  849. } utx;
  850. volatile unsigned short int umisc;
  851. volatile unsigned short int pad1;
  852. volatile unsigned short int pad2;
  853. volatile unsigned short int pad3;
  854. } __packed m68328_uart;
  855. /**********
  856. *
  857. * 0xFFFFFAxx -- LCD Controller
  858. *
  859. **********/
  860. /*
  861. * LCD Screen Starting Address Register
  862. */
  863. #define LSSA_ADDR 0xfffffa00
  864. #define LSSA LONG_REF(LSSA_ADDR)
  865. #define LSSA_SSA_MASK 0xfffffffe /* Bit 0 is reserved */
  866. /*
  867. * LCD Virtual Page Width Register
  868. */
  869. #define LVPW_ADDR 0xfffffa05
  870. #define LVPW BYTE_REF(LVPW_ADDR)
  871. /*
  872. * LCD Screen Width Register (not compatible with 'EZ328 !!!)
  873. */
  874. #define LXMAX_ADDR 0xfffffa08
  875. #define LXMAX WORD_REF(LXMAX_ADDR)
  876. #define LXMAX_XM_MASK 0x02ff /* Bits 0-3 are reserved */
  877. /*
  878. * LCD Screen Height Register
  879. */
  880. #define LYMAX_ADDR 0xfffffa0a
  881. #define LYMAX WORD_REF(LYMAX_ADDR)
  882. #define LYMAX_YM_MASK 0x02ff /* Bits 10-15 are reserved */
  883. /*
  884. * LCD Cursor X Position Register
  885. */
  886. #define LCXP_ADDR 0xfffffa18
  887. #define LCXP WORD_REF(LCXP_ADDR)
  888. #define LCXP_CC_MASK 0xc000 /* Cursor Control */
  889. #define LCXP_CC_TRAMSPARENT 0x0000
  890. #define LCXP_CC_BLACK 0x4000
  891. #define LCXP_CC_REVERSED 0x8000
  892. #define LCXP_CC_WHITE 0xc000
  893. #define LCXP_CXP_MASK 0x02ff /* Cursor X position */
  894. /*
  895. * LCD Cursor Y Position Register
  896. */
  897. #define LCYP_ADDR 0xfffffa1a
  898. #define LCYP WORD_REF(LCYP_ADDR)
  899. #define LCYP_CYP_MASK 0x01ff /* Cursor Y Position */
  900. /*
  901. * LCD Cursor Width and Heigth Register
  902. */
  903. #define LCWCH_ADDR 0xfffffa1c
  904. #define LCWCH WORD_REF(LCWCH_ADDR)
  905. #define LCWCH_CH_MASK 0x001f /* Cursor Height */
  906. #define LCWCH_CH_SHIFT 0
  907. #define LCWCH_CW_MASK 0x1f00 /* Cursor Width */
  908. #define LCWCH_CW_SHIFT 8
  909. /*
  910. * LCD Blink Control Register
  911. */
  912. #define LBLKC_ADDR 0xfffffa1f
  913. #define LBLKC BYTE_REF(LBLKC_ADDR)
  914. #define LBLKC_BD_MASK 0x7f /* Blink Divisor */
  915. #define LBLKC_BD_SHIFT 0
  916. #define LBLKC_BKEN 0x80 /* Blink Enabled */
  917. /*
  918. * LCD Panel Interface Configuration Register
  919. */
  920. #define LPICF_ADDR 0xfffffa20
  921. #define LPICF BYTE_REF(LPICF_ADDR)
  922. #define LPICF_GS_MASK 0x01 /* Gray-Scale Mode */
  923. #define LPICF_GS_BW 0x00
  924. #define LPICF_GS_GRAY_4 0x01
  925. #define LPICF_PBSIZ_MASK 0x06 /* Panel Bus Width */
  926. #define LPICF_PBSIZ_1 0x00
  927. #define LPICF_PBSIZ_2 0x02
  928. #define LPICF_PBSIZ_4 0x04
  929. /*
  930. * LCD Polarity Configuration Register
  931. */
  932. #define LPOLCF_ADDR 0xfffffa21
  933. #define LPOLCF BYTE_REF(LPOLCF_ADDR)
  934. #define LPOLCF_PIXPOL 0x01 /* Pixel Polarity */
  935. #define LPOLCF_LPPOL 0x02 /* Line Pulse Polarity */
  936. #define LPOLCF_FLMPOL 0x04 /* Frame Marker Polarity */
  937. #define LPOLCF_LCKPOL 0x08 /* LCD Shift Lock Polarity */
  938. /*
  939. * LACD (LCD Alternate Crystal Direction) Rate Control Register
  940. */
  941. #define LACDRC_ADDR 0xfffffa23
  942. #define LACDRC BYTE_REF(LACDRC_ADDR)
  943. #define LACDRC_ACD_MASK 0x0f /* Alternate Crystal Direction Control */
  944. #define LACDRC_ACD_SHIFT 0
  945. /*
  946. * LCD Pixel Clock Divider Register
  947. */
  948. #define LPXCD_ADDR 0xfffffa25
  949. #define LPXCD BYTE_REF(LPXCD_ADDR)
  950. #define LPXCD_PCD_MASK 0x3f /* Pixel Clock Divider */
  951. #define LPXCD_PCD_SHIFT 0
  952. /*
  953. * LCD Clocking Control Register
  954. */
  955. #define LCKCON_ADDR 0xfffffa27
  956. #define LCKCON BYTE_REF(LCKCON_ADDR)
  957. #define LCKCON_PCDS 0x01 /* Pixel Clock Divider Source Select */
  958. #define LCKCON_DWIDTH 0x02 /* Display Memory Width */
  959. #define LCKCON_DWS_MASK 0x3c /* Display Wait-State */
  960. #define LCKCON_DWS_SHIFT 2
  961. #define LCKCON_DMA16 0x40 /* DMA burst length */
  962. #define LCKCON_LCDON 0x80 /* Enable LCD Controller */
  963. /* 'EZ328-compatible definitions */
  964. #define LCKCON_DW_MASK LCKCON_DWS_MASK
  965. #define LCKCON_DW_SHIFT LCKCON_DWS_SHIFT
  966. /*
  967. * LCD Last Buffer Address Register
  968. */
  969. #define LLBAR_ADDR 0xfffffa29
  970. #define LLBAR BYTE_REF(LLBAR_ADDR)
  971. #define LLBAR_LBAR_MASK 0x7f /* Number of memory words to fill 1 line */
  972. #define LLBAR_LBAR_SHIFT 0
  973. /*
  974. * LCD Octet Terminal Count Register
  975. */
  976. #define LOTCR_ADDR 0xfffffa2b
  977. #define LOTCR BYTE_REF(LOTCR_ADDR)
  978. /*
  979. * LCD Panning Offset Register
  980. */
  981. #define LPOSR_ADDR 0xfffffa2d
  982. #define LPOSR BYTE_REF(LPOSR_ADDR)
  983. #define LPOSR_BOS 0x08 /* Byte offset (for B/W mode only */
  984. #define LPOSR_POS_MASK 0x07 /* Pixel Offset Code */
  985. #define LPOSR_POS_SHIFT 0
  986. /*
  987. * LCD Frame Rate Control Modulation Register
  988. */
  989. #define LFRCM_ADDR 0xfffffa31
  990. #define LFRCM BYTE_REF(LFRCM_ADDR)
  991. #define LFRCM_YMOD_MASK 0x0f /* Vertical Modulation */
  992. #define LFRCM_YMOD_SHIFT 0
  993. #define LFRCM_XMOD_MASK 0xf0 /* Horizontal Modulation */
  994. #define LFRCM_XMOD_SHIFT 4
  995. /*
  996. * LCD Gray Palette Mapping Register
  997. */
  998. #define LGPMR_ADDR 0xfffffa32
  999. #define LGPMR WORD_REF(LGPMR_ADDR)
  1000. #define LGPMR_GLEVEL3_MASK 0x000f
  1001. #define LGPMR_GLEVEL3_SHIFT 0
  1002. #define LGPMR_GLEVEL2_MASK 0x00f0
  1003. #define LGPMR_GLEVEL2_SHIFT 4
  1004. #define LGPMR_GLEVEL0_MASK 0x0f00
  1005. #define LGPMR_GLEVEL0_SHIFT 8
  1006. #define LGPMR_GLEVEL1_MASK 0xf000
  1007. #define LGPMR_GLEVEL1_SHIFT 12
  1008. /**********
  1009. *
  1010. * 0xFFFFFBxx -- Real-Time Clock (RTC)
  1011. *
  1012. **********/
  1013. /*
  1014. * RTC Hours Minutes and Seconds Register
  1015. */
  1016. #define RTCTIME_ADDR 0xfffffb00
  1017. #define RTCTIME LONG_REF(RTCTIME_ADDR)
  1018. #define RTCTIME_SECONDS_MASK 0x0000003f /* Seconds */
  1019. #define RTCTIME_SECONDS_SHIFT 0
  1020. #define RTCTIME_MINUTES_MASK 0x003f0000 /* Minutes */
  1021. #define RTCTIME_MINUTES_SHIFT 16
  1022. #define RTCTIME_HOURS_MASK 0x1f000000 /* Hours */
  1023. #define RTCTIME_HOURS_SHIFT 24
  1024. /*
  1025. * RTC Alarm Register
  1026. */
  1027. #define RTCALRM_ADDR 0xfffffb04
  1028. #define RTCALRM LONG_REF(RTCALRM_ADDR)
  1029. #define RTCALRM_SECONDS_MASK 0x0000003f /* Seconds */
  1030. #define RTCALRM_SECONDS_SHIFT 0
  1031. #define RTCALRM_MINUTES_MASK 0x003f0000 /* Minutes */
  1032. #define RTCALRM_MINUTES_SHIFT 16
  1033. #define RTCALRM_HOURS_MASK 0x1f000000 /* Hours */
  1034. #define RTCALRM_HOURS_SHIFT 24
  1035. /*
  1036. * RTC Control Register
  1037. */
  1038. #define RTCCTL_ADDR 0xfffffb0c
  1039. #define RTCCTL WORD_REF(RTCCTL_ADDR)
  1040. #define RTCCTL_384 0x0020 /* Crystal Selection */
  1041. #define RTCCTL_ENABLE 0x0080 /* RTC Enable */
  1042. /* 'EZ328-compatible definitions */
  1043. #define RTCCTL_XTL RTCCTL_384
  1044. #define RTCCTL_EN RTCCTL_ENABLE
  1045. /*
  1046. * RTC Interrupt Status Register
  1047. */
  1048. #define RTCISR_ADDR 0xfffffb0e
  1049. #define RTCISR WORD_REF(RTCISR_ADDR)
  1050. #define RTCISR_SW 0x0001 /* Stopwatch timed out */
  1051. #define RTCISR_MIN 0x0002 /* 1-minute interrupt has occurred */
  1052. #define RTCISR_ALM 0x0004 /* Alarm interrupt has occurred */
  1053. #define RTCISR_DAY 0x0008 /* 24-hour rollover interrupt has occurred */
  1054. #define RTCISR_1HZ 0x0010 /* 1Hz interrupt has occurred */
  1055. /*
  1056. * RTC Interrupt Enable Register
  1057. */
  1058. #define RTCIENR_ADDR 0xfffffb10
  1059. #define RTCIENR WORD_REF(RTCIENR_ADDR)
  1060. #define RTCIENR_SW 0x0001 /* Stopwatch interrupt enable */
  1061. #define RTCIENR_MIN 0x0002 /* 1-minute interrupt enable */
  1062. #define RTCIENR_ALM 0x0004 /* Alarm interrupt enable */
  1063. #define RTCIENR_DAY 0x0008 /* 24-hour rollover interrupt enable */
  1064. #define RTCIENR_1HZ 0x0010 /* 1Hz interrupt enable */
  1065. /*
  1066. * Stopwatch Minutes Register
  1067. */
  1068. #define STPWCH_ADDR 0xfffffb12
  1069. #define STPWCH WORD_REF(STPWCH)
  1070. #define STPWCH_CNT_MASK 0x00ff /* Stopwatch countdown value */
  1071. #define SPTWCH_CNT_SHIFT 0
  1072. #endif /* _MC68328_H_ */