setup.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Architecture-specific setup.
  4. *
  5. * Copyright (C) 1998-2001, 2003-2004 Hewlett-Packard Co
  6. * David Mosberger-Tang <davidm@hpl.hp.com>
  7. * Stephane Eranian <eranian@hpl.hp.com>
  8. * Copyright (C) 2000, 2004 Intel Corp
  9. * Rohit Seth <rohit.seth@intel.com>
  10. * Suresh Siddha <suresh.b.siddha@intel.com>
  11. * Gordon Jin <gordon.jin@intel.com>
  12. * Copyright (C) 1999 VA Linux Systems
  13. * Copyright (C) 1999 Walt Drummond <drummond@valinux.com>
  14. *
  15. * 12/26/04 S.Siddha, G.Jin, R.Seth
  16. * Add multi-threading and multi-core detection
  17. * 11/12/01 D.Mosberger Convert get_cpuinfo() to seq_file based show_cpuinfo().
  18. * 04/04/00 D.Mosberger renamed cpu_initialized to cpu_online_map
  19. * 03/31/00 R.Seth cpu_initialized and current->processor fixes
  20. * 02/04/00 D.Mosberger some more get_cpuinfo fixes...
  21. * 02/01/00 R.Seth fixed get_cpuinfo for SMP
  22. * 01/07/99 S.Eranian added the support for command line argument
  23. * 06/24/99 W.Drummond added boot_cpu_data.
  24. * 05/28/05 Z. Menyhart Dynamic stride size for "flush_icache_range()"
  25. */
  26. #include <linux/module.h>
  27. #include <linux/init.h>
  28. #include <linux/acpi.h>
  29. #include <linux/bootmem.h>
  30. #include <linux/console.h>
  31. #include <linux/delay.h>
  32. #include <linux/cpu.h>
  33. #include <linux/kernel.h>
  34. #include <linux/memblock.h>
  35. #include <linux/reboot.h>
  36. #include <linux/sched/mm.h>
  37. #include <linux/sched/clock.h>
  38. #include <linux/sched/task_stack.h>
  39. #include <linux/seq_file.h>
  40. #include <linux/string.h>
  41. #include <linux/threads.h>
  42. #include <linux/screen_info.h>
  43. #include <linux/dmi.h>
  44. #include <linux/serial.h>
  45. #include <linux/serial_core.h>
  46. #include <linux/efi.h>
  47. #include <linux/initrd.h>
  48. #include <linux/pm.h>
  49. #include <linux/cpufreq.h>
  50. #include <linux/kexec.h>
  51. #include <linux/crash_dump.h>
  52. #include <asm/machvec.h>
  53. #include <asm/mca.h>
  54. #include <asm/meminit.h>
  55. #include <asm/page.h>
  56. #include <asm/patch.h>
  57. #include <asm/pgtable.h>
  58. #include <asm/processor.h>
  59. #include <asm/sal.h>
  60. #include <asm/sections.h>
  61. #include <asm/setup.h>
  62. #include <asm/smp.h>
  63. #include <asm/tlbflush.h>
  64. #include <asm/unistd.h>
  65. #include <asm/hpsim.h>
  66. #if defined(CONFIG_SMP) && (IA64_CPU_SIZE > PAGE_SIZE)
  67. # error "struct cpuinfo_ia64 too big!"
  68. #endif
  69. #ifdef CONFIG_SMP
  70. unsigned long __per_cpu_offset[NR_CPUS];
  71. EXPORT_SYMBOL(__per_cpu_offset);
  72. #endif
  73. DEFINE_PER_CPU(struct cpuinfo_ia64, ia64_cpu_info);
  74. EXPORT_SYMBOL(ia64_cpu_info);
  75. DEFINE_PER_CPU(unsigned long, local_per_cpu_offset);
  76. #ifdef CONFIG_SMP
  77. EXPORT_SYMBOL(local_per_cpu_offset);
  78. #endif
  79. unsigned long ia64_cycles_per_usec;
  80. struct ia64_boot_param *ia64_boot_param;
  81. struct screen_info screen_info;
  82. unsigned long vga_console_iobase;
  83. unsigned long vga_console_membase;
  84. static struct resource data_resource = {
  85. .name = "Kernel data",
  86. .flags = IORESOURCE_BUSY | IORESOURCE_SYSTEM_RAM
  87. };
  88. static struct resource code_resource = {
  89. .name = "Kernel code",
  90. .flags = IORESOURCE_BUSY | IORESOURCE_SYSTEM_RAM
  91. };
  92. static struct resource bss_resource = {
  93. .name = "Kernel bss",
  94. .flags = IORESOURCE_BUSY | IORESOURCE_SYSTEM_RAM
  95. };
  96. unsigned long ia64_max_cacheline_size;
  97. unsigned long ia64_iobase; /* virtual address for I/O accesses */
  98. EXPORT_SYMBOL(ia64_iobase);
  99. struct io_space io_space[MAX_IO_SPACES];
  100. EXPORT_SYMBOL(io_space);
  101. unsigned int num_io_spaces;
  102. /*
  103. * "flush_icache_range()" needs to know what processor dependent stride size to use
  104. * when it makes i-cache(s) coherent with d-caches.
  105. */
  106. #define I_CACHE_STRIDE_SHIFT 5 /* Safest way to go: 32 bytes by 32 bytes */
  107. unsigned long ia64_i_cache_stride_shift = ~0;
  108. /*
  109. * "clflush_cache_range()" needs to know what processor dependent stride size to
  110. * use when it flushes cache lines including both d-cache and i-cache.
  111. */
  112. /* Safest way to go: 32 bytes by 32 bytes */
  113. #define CACHE_STRIDE_SHIFT 5
  114. unsigned long ia64_cache_stride_shift = ~0;
  115. /*
  116. * We use a special marker for the end of memory and it uses the extra (+1) slot
  117. */
  118. struct rsvd_region rsvd_region[IA64_MAX_RSVD_REGIONS + 1] __initdata;
  119. int num_rsvd_regions __initdata;
  120. /*
  121. * Filter incoming memory segments based on the primitive map created from the boot
  122. * parameters. Segments contained in the map are removed from the memory ranges. A
  123. * caller-specified function is called with the memory ranges that remain after filtering.
  124. * This routine does not assume the incoming segments are sorted.
  125. */
  126. int __init
  127. filter_rsvd_memory (u64 start, u64 end, void *arg)
  128. {
  129. u64 range_start, range_end, prev_start;
  130. void (*func)(unsigned long, unsigned long, int);
  131. int i;
  132. #if IGNORE_PFN0
  133. if (start == PAGE_OFFSET) {
  134. printk(KERN_WARNING "warning: skipping physical page 0\n");
  135. start += PAGE_SIZE;
  136. if (start >= end) return 0;
  137. }
  138. #endif
  139. /*
  140. * lowest possible address(walker uses virtual)
  141. */
  142. prev_start = PAGE_OFFSET;
  143. func = arg;
  144. for (i = 0; i < num_rsvd_regions; ++i) {
  145. range_start = max(start, prev_start);
  146. range_end = min(end, rsvd_region[i].start);
  147. if (range_start < range_end)
  148. call_pernode_memory(__pa(range_start), range_end - range_start, func);
  149. /* nothing more available in this segment */
  150. if (range_end == end) return 0;
  151. prev_start = rsvd_region[i].end;
  152. }
  153. /* end of memory marker allows full processing inside loop body */
  154. return 0;
  155. }
  156. /*
  157. * Similar to "filter_rsvd_memory()", but the reserved memory ranges
  158. * are not filtered out.
  159. */
  160. int __init
  161. filter_memory(u64 start, u64 end, void *arg)
  162. {
  163. void (*func)(unsigned long, unsigned long, int);
  164. #if IGNORE_PFN0
  165. if (start == PAGE_OFFSET) {
  166. printk(KERN_WARNING "warning: skipping physical page 0\n");
  167. start += PAGE_SIZE;
  168. if (start >= end)
  169. return 0;
  170. }
  171. #endif
  172. func = arg;
  173. if (start < end)
  174. call_pernode_memory(__pa(start), end - start, func);
  175. return 0;
  176. }
  177. static void __init
  178. sort_regions (struct rsvd_region *rsvd_region, int max)
  179. {
  180. int j;
  181. /* simple bubble sorting */
  182. while (max--) {
  183. for (j = 0; j < max; ++j) {
  184. if (rsvd_region[j].start > rsvd_region[j+1].start) {
  185. struct rsvd_region tmp;
  186. tmp = rsvd_region[j];
  187. rsvd_region[j] = rsvd_region[j + 1];
  188. rsvd_region[j + 1] = tmp;
  189. }
  190. }
  191. }
  192. }
  193. /* merge overlaps */
  194. static int __init
  195. merge_regions (struct rsvd_region *rsvd_region, int max)
  196. {
  197. int i;
  198. for (i = 1; i < max; ++i) {
  199. if (rsvd_region[i].start >= rsvd_region[i-1].end)
  200. continue;
  201. if (rsvd_region[i].end > rsvd_region[i-1].end)
  202. rsvd_region[i-1].end = rsvd_region[i].end;
  203. --max;
  204. memmove(&rsvd_region[i], &rsvd_region[i+1],
  205. (max - i) * sizeof(struct rsvd_region));
  206. }
  207. return max;
  208. }
  209. /*
  210. * Request address space for all standard resources
  211. */
  212. static int __init register_memory(void)
  213. {
  214. code_resource.start = ia64_tpa(_text);
  215. code_resource.end = ia64_tpa(_etext) - 1;
  216. data_resource.start = ia64_tpa(_etext);
  217. data_resource.end = ia64_tpa(_edata) - 1;
  218. bss_resource.start = ia64_tpa(__bss_start);
  219. bss_resource.end = ia64_tpa(_end) - 1;
  220. efi_initialize_iomem_resources(&code_resource, &data_resource,
  221. &bss_resource);
  222. return 0;
  223. }
  224. __initcall(register_memory);
  225. #ifdef CONFIG_KEXEC
  226. /*
  227. * This function checks if the reserved crashkernel is allowed on the specific
  228. * IA64 machine flavour. Machines without an IO TLB use swiotlb and require
  229. * some memory below 4 GB (i.e. in 32 bit area), see the implementation of
  230. * lib/swiotlb.c. The hpzx1 architecture has an IO TLB but cannot use that
  231. * in kdump case. See the comment in sba_init() in sba_iommu.c.
  232. *
  233. * So, the only machvec that really supports loading the kdump kernel
  234. * over 4 GB is "sn2".
  235. */
  236. static int __init check_crashkernel_memory(unsigned long pbase, size_t size)
  237. {
  238. if (ia64_platform_is("sn2") || ia64_platform_is("uv"))
  239. return 1;
  240. else
  241. return pbase < (1UL << 32);
  242. }
  243. static void __init setup_crashkernel(unsigned long total, int *n)
  244. {
  245. unsigned long long base = 0, size = 0;
  246. int ret;
  247. ret = parse_crashkernel(boot_command_line, total,
  248. &size, &base);
  249. if (ret == 0 && size > 0) {
  250. if (!base) {
  251. sort_regions(rsvd_region, *n);
  252. *n = merge_regions(rsvd_region, *n);
  253. base = kdump_find_rsvd_region(size,
  254. rsvd_region, *n);
  255. }
  256. if (!check_crashkernel_memory(base, size)) {
  257. pr_warning("crashkernel: There would be kdump memory "
  258. "at %ld GB but this is unusable because it "
  259. "must\nbe below 4 GB. Change the memory "
  260. "configuration of the machine.\n",
  261. (unsigned long)(base >> 30));
  262. return;
  263. }
  264. if (base != ~0UL) {
  265. printk(KERN_INFO "Reserving %ldMB of memory at %ldMB "
  266. "for crashkernel (System RAM: %ldMB)\n",
  267. (unsigned long)(size >> 20),
  268. (unsigned long)(base >> 20),
  269. (unsigned long)(total >> 20));
  270. rsvd_region[*n].start =
  271. (unsigned long)__va(base);
  272. rsvd_region[*n].end =
  273. (unsigned long)__va(base + size);
  274. (*n)++;
  275. crashk_res.start = base;
  276. crashk_res.end = base + size - 1;
  277. }
  278. }
  279. efi_memmap_res.start = ia64_boot_param->efi_memmap;
  280. efi_memmap_res.end = efi_memmap_res.start +
  281. ia64_boot_param->efi_memmap_size;
  282. boot_param_res.start = __pa(ia64_boot_param);
  283. boot_param_res.end = boot_param_res.start +
  284. sizeof(*ia64_boot_param);
  285. }
  286. #else
  287. static inline void __init setup_crashkernel(unsigned long total, int *n)
  288. {}
  289. #endif
  290. /**
  291. * reserve_memory - setup reserved memory areas
  292. *
  293. * Setup the reserved memory areas set aside for the boot parameters,
  294. * initrd, etc. There are currently %IA64_MAX_RSVD_REGIONS defined,
  295. * see arch/ia64/include/asm/meminit.h if you need to define more.
  296. */
  297. void __init
  298. reserve_memory (void)
  299. {
  300. int n = 0;
  301. unsigned long total_memory;
  302. /*
  303. * none of the entries in this table overlap
  304. */
  305. rsvd_region[n].start = (unsigned long) ia64_boot_param;
  306. rsvd_region[n].end = rsvd_region[n].start + sizeof(*ia64_boot_param);
  307. n++;
  308. rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->efi_memmap);
  309. rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->efi_memmap_size;
  310. n++;
  311. rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->command_line);
  312. rsvd_region[n].end = (rsvd_region[n].start
  313. + strlen(__va(ia64_boot_param->command_line)) + 1);
  314. n++;
  315. rsvd_region[n].start = (unsigned long) ia64_imva((void *)KERNEL_START);
  316. rsvd_region[n].end = (unsigned long) ia64_imva(_end);
  317. n++;
  318. #ifdef CONFIG_BLK_DEV_INITRD
  319. if (ia64_boot_param->initrd_start) {
  320. rsvd_region[n].start = (unsigned long)__va(ia64_boot_param->initrd_start);
  321. rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->initrd_size;
  322. n++;
  323. }
  324. #endif
  325. #ifdef CONFIG_CRASH_DUMP
  326. if (reserve_elfcorehdr(&rsvd_region[n].start,
  327. &rsvd_region[n].end) == 0)
  328. n++;
  329. #endif
  330. total_memory = efi_memmap_init(&rsvd_region[n].start, &rsvd_region[n].end);
  331. n++;
  332. setup_crashkernel(total_memory, &n);
  333. /* end of memory marker */
  334. rsvd_region[n].start = ~0UL;
  335. rsvd_region[n].end = ~0UL;
  336. n++;
  337. num_rsvd_regions = n;
  338. BUG_ON(IA64_MAX_RSVD_REGIONS + 1 < n);
  339. sort_regions(rsvd_region, num_rsvd_regions);
  340. num_rsvd_regions = merge_regions(rsvd_region, num_rsvd_regions);
  341. /* reserve all regions except the end of memory marker with memblock */
  342. for (n = 0; n < num_rsvd_regions - 1; n++) {
  343. struct rsvd_region *region = &rsvd_region[n];
  344. phys_addr_t addr = __pa(region->start);
  345. phys_addr_t size = region->end - region->start;
  346. memblock_reserve(addr, size);
  347. }
  348. }
  349. /**
  350. * find_initrd - get initrd parameters from the boot parameter structure
  351. *
  352. * Grab the initrd start and end from the boot parameter struct given us by
  353. * the boot loader.
  354. */
  355. void __init
  356. find_initrd (void)
  357. {
  358. #ifdef CONFIG_BLK_DEV_INITRD
  359. if (ia64_boot_param->initrd_start) {
  360. initrd_start = (unsigned long)__va(ia64_boot_param->initrd_start);
  361. initrd_end = initrd_start+ia64_boot_param->initrd_size;
  362. printk(KERN_INFO "Initial ramdisk at: 0x%lx (%llu bytes)\n",
  363. initrd_start, ia64_boot_param->initrd_size);
  364. }
  365. #endif
  366. }
  367. static void __init
  368. io_port_init (void)
  369. {
  370. unsigned long phys_iobase;
  371. /*
  372. * Set `iobase' based on the EFI memory map or, failing that, the
  373. * value firmware left in ar.k0.
  374. *
  375. * Note that in ia32 mode, IN/OUT instructions use ar.k0 to compute
  376. * the port's virtual address, so ia32_load_state() loads it with a
  377. * user virtual address. But in ia64 mode, glibc uses the
  378. * *physical* address in ar.k0 to mmap the appropriate area from
  379. * /dev/mem, and the inX()/outX() interfaces use MMIO. In both
  380. * cases, user-mode can only use the legacy 0-64K I/O port space.
  381. *
  382. * ar.k0 is not involved in kernel I/O port accesses, which can use
  383. * any of the I/O port spaces and are done via MMIO using the
  384. * virtual mmio_base from the appropriate io_space[].
  385. */
  386. phys_iobase = efi_get_iobase();
  387. if (!phys_iobase) {
  388. phys_iobase = ia64_get_kr(IA64_KR_IO_BASE);
  389. printk(KERN_INFO "No I/O port range found in EFI memory map, "
  390. "falling back to AR.KR0 (0x%lx)\n", phys_iobase);
  391. }
  392. ia64_iobase = (unsigned long) ioremap(phys_iobase, 0);
  393. ia64_set_kr(IA64_KR_IO_BASE, __pa(ia64_iobase));
  394. /* setup legacy IO port space */
  395. io_space[0].mmio_base = ia64_iobase;
  396. io_space[0].sparse = 1;
  397. num_io_spaces = 1;
  398. }
  399. /**
  400. * early_console_setup - setup debugging console
  401. *
  402. * Consoles started here require little enough setup that we can start using
  403. * them very early in the boot process, either right after the machine
  404. * vector initialization, or even before if the drivers can detect their hw.
  405. *
  406. * Returns non-zero if a console couldn't be setup.
  407. */
  408. static inline int __init
  409. early_console_setup (char *cmdline)
  410. {
  411. int earlycons = 0;
  412. #ifdef CONFIG_SERIAL_SGI_L1_CONSOLE
  413. {
  414. extern int sn_serial_console_early_setup(void);
  415. if (!sn_serial_console_early_setup())
  416. earlycons++;
  417. }
  418. #endif
  419. #ifdef CONFIG_EFI_PCDP
  420. if (!efi_setup_pcdp_console(cmdline))
  421. earlycons++;
  422. #endif
  423. if (!simcons_register())
  424. earlycons++;
  425. return (earlycons) ? 0 : -1;
  426. }
  427. static inline void
  428. mark_bsp_online (void)
  429. {
  430. #ifdef CONFIG_SMP
  431. /* If we register an early console, allow CPU 0 to printk */
  432. set_cpu_online(smp_processor_id(), true);
  433. #endif
  434. }
  435. static __initdata int nomca;
  436. static __init int setup_nomca(char *s)
  437. {
  438. nomca = 1;
  439. return 0;
  440. }
  441. early_param("nomca", setup_nomca);
  442. #ifdef CONFIG_CRASH_DUMP
  443. int __init reserve_elfcorehdr(u64 *start, u64 *end)
  444. {
  445. u64 length;
  446. /* We get the address using the kernel command line,
  447. * but the size is extracted from the EFI tables.
  448. * Both address and size are required for reservation
  449. * to work properly.
  450. */
  451. if (!is_vmcore_usable())
  452. return -EINVAL;
  453. if ((length = vmcore_find_descriptor_size(elfcorehdr_addr)) == 0) {
  454. vmcore_unusable();
  455. return -EINVAL;
  456. }
  457. *start = (unsigned long)__va(elfcorehdr_addr);
  458. *end = *start + length;
  459. return 0;
  460. }
  461. #endif /* CONFIG_PROC_VMCORE */
  462. void __init
  463. setup_arch (char **cmdline_p)
  464. {
  465. unw_init();
  466. ia64_patch_vtop((u64) __start___vtop_patchlist, (u64) __end___vtop_patchlist);
  467. *cmdline_p = __va(ia64_boot_param->command_line);
  468. strlcpy(boot_command_line, *cmdline_p, COMMAND_LINE_SIZE);
  469. efi_init();
  470. io_port_init();
  471. #ifdef CONFIG_IA64_GENERIC
  472. /* machvec needs to be parsed from the command line
  473. * before parse_early_param() is called to ensure
  474. * that ia64_mv is initialised before any command line
  475. * settings may cause console setup to occur
  476. */
  477. machvec_init_from_cmdline(*cmdline_p);
  478. #endif
  479. parse_early_param();
  480. if (early_console_setup(*cmdline_p) == 0)
  481. mark_bsp_online();
  482. #ifdef CONFIG_ACPI
  483. /* Initialize the ACPI boot-time table parser */
  484. acpi_table_init();
  485. early_acpi_boot_init();
  486. # ifdef CONFIG_ACPI_NUMA
  487. acpi_numa_init();
  488. acpi_numa_fixup();
  489. # ifdef CONFIG_ACPI_HOTPLUG_CPU
  490. prefill_possible_map();
  491. # endif
  492. per_cpu_scan_finalize((cpumask_weight(&early_cpu_possible_map) == 0 ?
  493. 32 : cpumask_weight(&early_cpu_possible_map)),
  494. additional_cpus > 0 ? additional_cpus : 0);
  495. # endif
  496. #endif /* CONFIG_APCI_BOOT */
  497. #ifdef CONFIG_SMP
  498. smp_build_cpu_map();
  499. #endif
  500. find_memory();
  501. /* process SAL system table: */
  502. ia64_sal_init(__va(efi.sal_systab));
  503. #ifdef CONFIG_ITANIUM
  504. ia64_patch_rse((u64) __start___rse_patchlist, (u64) __end___rse_patchlist);
  505. #else
  506. {
  507. unsigned long num_phys_stacked;
  508. if (ia64_pal_rse_info(&num_phys_stacked, 0) == 0 && num_phys_stacked > 96)
  509. ia64_patch_rse((u64) __start___rse_patchlist, (u64) __end___rse_patchlist);
  510. }
  511. #endif
  512. #ifdef CONFIG_SMP
  513. cpu_physical_id(0) = hard_smp_processor_id();
  514. #endif
  515. cpu_init(); /* initialize the bootstrap CPU */
  516. mmu_context_init(); /* initialize context_id bitmap */
  517. #ifdef CONFIG_VT
  518. if (!conswitchp) {
  519. # if defined(CONFIG_DUMMY_CONSOLE)
  520. conswitchp = &dummy_con;
  521. # endif
  522. # if defined(CONFIG_VGA_CONSOLE)
  523. /*
  524. * Non-legacy systems may route legacy VGA MMIO range to system
  525. * memory. vga_con probes the MMIO hole, so memory looks like
  526. * a VGA device to it. The EFI memory map can tell us if it's
  527. * memory so we can avoid this problem.
  528. */
  529. if (efi_mem_type(0xA0000) != EFI_CONVENTIONAL_MEMORY)
  530. conswitchp = &vga_con;
  531. # endif
  532. }
  533. #endif
  534. /* enable IA-64 Machine Check Abort Handling unless disabled */
  535. if (!nomca)
  536. ia64_mca_init();
  537. platform_setup(cmdline_p);
  538. #ifndef CONFIG_IA64_HP_SIM
  539. check_sal_cache_flush();
  540. #endif
  541. paging_init();
  542. clear_sched_clock_stable();
  543. }
  544. /*
  545. * Display cpu info for all CPUs.
  546. */
  547. static int
  548. show_cpuinfo (struct seq_file *m, void *v)
  549. {
  550. #ifdef CONFIG_SMP
  551. # define lpj c->loops_per_jiffy
  552. # define cpunum c->cpu
  553. #else
  554. # define lpj loops_per_jiffy
  555. # define cpunum 0
  556. #endif
  557. static struct {
  558. unsigned long mask;
  559. const char *feature_name;
  560. } feature_bits[] = {
  561. { 1UL << 0, "branchlong" },
  562. { 1UL << 1, "spontaneous deferral"},
  563. { 1UL << 2, "16-byte atomic ops" }
  564. };
  565. char features[128], *cp, *sep;
  566. struct cpuinfo_ia64 *c = v;
  567. unsigned long mask;
  568. unsigned long proc_freq;
  569. int i, size;
  570. mask = c->features;
  571. /* build the feature string: */
  572. memcpy(features, "standard", 9);
  573. cp = features;
  574. size = sizeof(features);
  575. sep = "";
  576. for (i = 0; i < ARRAY_SIZE(feature_bits) && size > 1; ++i) {
  577. if (mask & feature_bits[i].mask) {
  578. cp += snprintf(cp, size, "%s%s", sep,
  579. feature_bits[i].feature_name),
  580. sep = ", ";
  581. mask &= ~feature_bits[i].mask;
  582. size = sizeof(features) - (cp - features);
  583. }
  584. }
  585. if (mask && size > 1) {
  586. /* print unknown features as a hex value */
  587. snprintf(cp, size, "%s0x%lx", sep, mask);
  588. }
  589. proc_freq = cpufreq_quick_get(cpunum);
  590. if (!proc_freq)
  591. proc_freq = c->proc_freq / 1000;
  592. seq_printf(m,
  593. "processor : %d\n"
  594. "vendor : %s\n"
  595. "arch : IA-64\n"
  596. "family : %u\n"
  597. "model : %u\n"
  598. "model name : %s\n"
  599. "revision : %u\n"
  600. "archrev : %u\n"
  601. "features : %s\n"
  602. "cpu number : %lu\n"
  603. "cpu regs : %u\n"
  604. "cpu MHz : %lu.%03lu\n"
  605. "itc MHz : %lu.%06lu\n"
  606. "BogoMIPS : %lu.%02lu\n",
  607. cpunum, c->vendor, c->family, c->model,
  608. c->model_name, c->revision, c->archrev,
  609. features, c->ppn, c->number,
  610. proc_freq / 1000, proc_freq % 1000,
  611. c->itc_freq / 1000000, c->itc_freq % 1000000,
  612. lpj*HZ/500000, (lpj*HZ/5000) % 100);
  613. #ifdef CONFIG_SMP
  614. seq_printf(m, "siblings : %u\n",
  615. cpumask_weight(&cpu_core_map[cpunum]));
  616. if (c->socket_id != -1)
  617. seq_printf(m, "physical id: %u\n", c->socket_id);
  618. if (c->threads_per_core > 1 || c->cores_per_socket > 1)
  619. seq_printf(m,
  620. "core id : %u\n"
  621. "thread id : %u\n",
  622. c->core_id, c->thread_id);
  623. #endif
  624. seq_printf(m,"\n");
  625. return 0;
  626. }
  627. static void *
  628. c_start (struct seq_file *m, loff_t *pos)
  629. {
  630. #ifdef CONFIG_SMP
  631. while (*pos < nr_cpu_ids && !cpu_online(*pos))
  632. ++*pos;
  633. #endif
  634. return *pos < nr_cpu_ids ? cpu_data(*pos) : NULL;
  635. }
  636. static void *
  637. c_next (struct seq_file *m, void *v, loff_t *pos)
  638. {
  639. ++*pos;
  640. return c_start(m, pos);
  641. }
  642. static void
  643. c_stop (struct seq_file *m, void *v)
  644. {
  645. }
  646. const struct seq_operations cpuinfo_op = {
  647. .start = c_start,
  648. .next = c_next,
  649. .stop = c_stop,
  650. .show = show_cpuinfo
  651. };
  652. #define MAX_BRANDS 8
  653. static char brandname[MAX_BRANDS][128];
  654. static char *
  655. get_model_name(__u8 family, __u8 model)
  656. {
  657. static int overflow;
  658. char brand[128];
  659. int i;
  660. memcpy(brand, "Unknown", 8);
  661. if (ia64_pal_get_brand_info(brand)) {
  662. if (family == 0x7)
  663. memcpy(brand, "Merced", 7);
  664. else if (family == 0x1f) switch (model) {
  665. case 0: memcpy(brand, "McKinley", 9); break;
  666. case 1: memcpy(brand, "Madison", 8); break;
  667. case 2: memcpy(brand, "Madison up to 9M cache", 23); break;
  668. }
  669. }
  670. for (i = 0; i < MAX_BRANDS; i++)
  671. if (strcmp(brandname[i], brand) == 0)
  672. return brandname[i];
  673. for (i = 0; i < MAX_BRANDS; i++)
  674. if (brandname[i][0] == '\0')
  675. return strcpy(brandname[i], brand);
  676. if (overflow++ == 0)
  677. printk(KERN_ERR
  678. "%s: Table overflow. Some processor model information will be missing\n",
  679. __func__);
  680. return "Unknown";
  681. }
  682. static void
  683. identify_cpu (struct cpuinfo_ia64 *c)
  684. {
  685. union {
  686. unsigned long bits[5];
  687. struct {
  688. /* id 0 & 1: */
  689. char vendor[16];
  690. /* id 2 */
  691. u64 ppn; /* processor serial number */
  692. /* id 3: */
  693. unsigned number : 8;
  694. unsigned revision : 8;
  695. unsigned model : 8;
  696. unsigned family : 8;
  697. unsigned archrev : 8;
  698. unsigned reserved : 24;
  699. /* id 4: */
  700. u64 features;
  701. } field;
  702. } cpuid;
  703. pal_vm_info_1_u_t vm1;
  704. pal_vm_info_2_u_t vm2;
  705. pal_status_t status;
  706. unsigned long impl_va_msb = 50, phys_addr_size = 44; /* Itanium defaults */
  707. int i;
  708. for (i = 0; i < 5; ++i)
  709. cpuid.bits[i] = ia64_get_cpuid(i);
  710. memcpy(c->vendor, cpuid.field.vendor, 16);
  711. #ifdef CONFIG_SMP
  712. c->cpu = smp_processor_id();
  713. /* below default values will be overwritten by identify_siblings()
  714. * for Multi-Threading/Multi-Core capable CPUs
  715. */
  716. c->threads_per_core = c->cores_per_socket = c->num_log = 1;
  717. c->socket_id = -1;
  718. identify_siblings(c);
  719. if (c->threads_per_core > smp_num_siblings)
  720. smp_num_siblings = c->threads_per_core;
  721. #endif
  722. c->ppn = cpuid.field.ppn;
  723. c->number = cpuid.field.number;
  724. c->revision = cpuid.field.revision;
  725. c->model = cpuid.field.model;
  726. c->family = cpuid.field.family;
  727. c->archrev = cpuid.field.archrev;
  728. c->features = cpuid.field.features;
  729. c->model_name = get_model_name(c->family, c->model);
  730. status = ia64_pal_vm_summary(&vm1, &vm2);
  731. if (status == PAL_STATUS_SUCCESS) {
  732. impl_va_msb = vm2.pal_vm_info_2_s.impl_va_msb;
  733. phys_addr_size = vm1.pal_vm_info_1_s.phys_add_size;
  734. }
  735. c->unimpl_va_mask = ~((7L<<61) | ((1L << (impl_va_msb + 1)) - 1));
  736. c->unimpl_pa_mask = ~((1L<<63) | ((1L << phys_addr_size) - 1));
  737. }
  738. /*
  739. * Do the following calculations:
  740. *
  741. * 1. the max. cache line size.
  742. * 2. the minimum of the i-cache stride sizes for "flush_icache_range()".
  743. * 3. the minimum of the cache stride sizes for "clflush_cache_range()".
  744. */
  745. static void
  746. get_cache_info(void)
  747. {
  748. unsigned long line_size, max = 1;
  749. unsigned long l, levels, unique_caches;
  750. pal_cache_config_info_t cci;
  751. long status;
  752. status = ia64_pal_cache_summary(&levels, &unique_caches);
  753. if (status != 0) {
  754. printk(KERN_ERR "%s: ia64_pal_cache_summary() failed (status=%ld)\n",
  755. __func__, status);
  756. max = SMP_CACHE_BYTES;
  757. /* Safest setup for "flush_icache_range()" */
  758. ia64_i_cache_stride_shift = I_CACHE_STRIDE_SHIFT;
  759. /* Safest setup for "clflush_cache_range()" */
  760. ia64_cache_stride_shift = CACHE_STRIDE_SHIFT;
  761. goto out;
  762. }
  763. for (l = 0; l < levels; ++l) {
  764. /* cache_type (data_or_unified)=2 */
  765. status = ia64_pal_cache_config_info(l, 2, &cci);
  766. if (status != 0) {
  767. printk(KERN_ERR "%s: ia64_pal_cache_config_info"
  768. "(l=%lu, 2) failed (status=%ld)\n",
  769. __func__, l, status);
  770. max = SMP_CACHE_BYTES;
  771. /* The safest setup for "flush_icache_range()" */
  772. cci.pcci_stride = I_CACHE_STRIDE_SHIFT;
  773. /* The safest setup for "clflush_cache_range()" */
  774. ia64_cache_stride_shift = CACHE_STRIDE_SHIFT;
  775. cci.pcci_unified = 1;
  776. } else {
  777. if (cci.pcci_stride < ia64_cache_stride_shift)
  778. ia64_cache_stride_shift = cci.pcci_stride;
  779. line_size = 1 << cci.pcci_line_size;
  780. if (line_size > max)
  781. max = line_size;
  782. }
  783. if (!cci.pcci_unified) {
  784. /* cache_type (instruction)=1*/
  785. status = ia64_pal_cache_config_info(l, 1, &cci);
  786. if (status != 0) {
  787. printk(KERN_ERR "%s: ia64_pal_cache_config_info"
  788. "(l=%lu, 1) failed (status=%ld)\n",
  789. __func__, l, status);
  790. /* The safest setup for flush_icache_range() */
  791. cci.pcci_stride = I_CACHE_STRIDE_SHIFT;
  792. }
  793. }
  794. if (cci.pcci_stride < ia64_i_cache_stride_shift)
  795. ia64_i_cache_stride_shift = cci.pcci_stride;
  796. }
  797. out:
  798. if (max > ia64_max_cacheline_size)
  799. ia64_max_cacheline_size = max;
  800. }
  801. /*
  802. * cpu_init() initializes state that is per-CPU. This function acts
  803. * as a 'CPU state barrier', nothing should get across.
  804. */
  805. void
  806. cpu_init (void)
  807. {
  808. extern void ia64_mmu_init(void *);
  809. static unsigned long max_num_phys_stacked = IA64_NUM_PHYS_STACK_REG;
  810. unsigned long num_phys_stacked;
  811. pal_vm_info_2_u_t vmi;
  812. unsigned int max_ctx;
  813. struct cpuinfo_ia64 *cpu_info;
  814. void *cpu_data;
  815. cpu_data = per_cpu_init();
  816. #ifdef CONFIG_SMP
  817. /*
  818. * insert boot cpu into sibling and core mapes
  819. * (must be done after per_cpu area is setup)
  820. */
  821. if (smp_processor_id() == 0) {
  822. cpumask_set_cpu(0, &per_cpu(cpu_sibling_map, 0));
  823. cpumask_set_cpu(0, &cpu_core_map[0]);
  824. } else {
  825. /*
  826. * Set ar.k3 so that assembly code in MCA handler can compute
  827. * physical addresses of per cpu variables with a simple:
  828. * phys = ar.k3 + &per_cpu_var
  829. * and the alt-dtlb-miss handler can set per-cpu mapping into
  830. * the TLB when needed. head.S already did this for cpu0.
  831. */
  832. ia64_set_kr(IA64_KR_PER_CPU_DATA,
  833. ia64_tpa(cpu_data) - (long) __per_cpu_start);
  834. }
  835. #endif
  836. get_cache_info();
  837. /*
  838. * We can't pass "local_cpu_data" to identify_cpu() because we haven't called
  839. * ia64_mmu_init() yet. And we can't call ia64_mmu_init() first because it
  840. * depends on the data returned by identify_cpu(). We break the dependency by
  841. * accessing cpu_data() through the canonical per-CPU address.
  842. */
  843. cpu_info = cpu_data + ((char *) &__ia64_per_cpu_var(ia64_cpu_info) - __per_cpu_start);
  844. identify_cpu(cpu_info);
  845. #ifdef CONFIG_MCKINLEY
  846. {
  847. # define FEATURE_SET 16
  848. struct ia64_pal_retval iprv;
  849. if (cpu_info->family == 0x1f) {
  850. PAL_CALL_PHYS(iprv, PAL_PROC_GET_FEATURES, 0, FEATURE_SET, 0);
  851. if ((iprv.status == 0) && (iprv.v0 & 0x80) && (iprv.v2 & 0x80))
  852. PAL_CALL_PHYS(iprv, PAL_PROC_SET_FEATURES,
  853. (iprv.v1 | 0x80), FEATURE_SET, 0);
  854. }
  855. }
  856. #endif
  857. /* Clear the stack memory reserved for pt_regs: */
  858. memset(task_pt_regs(current), 0, sizeof(struct pt_regs));
  859. ia64_set_kr(IA64_KR_FPU_OWNER, 0);
  860. /*
  861. * Initialize the page-table base register to a global
  862. * directory with all zeroes. This ensure that we can handle
  863. * TLB-misses to user address-space even before we created the
  864. * first user address-space. This may happen, e.g., due to
  865. * aggressive use of lfetch.fault.
  866. */
  867. ia64_set_kr(IA64_KR_PT_BASE, __pa(ia64_imva(empty_zero_page)));
  868. /*
  869. * Initialize default control register to defer speculative faults except
  870. * for those arising from TLB misses, which are not deferred. The
  871. * kernel MUST NOT depend on a particular setting of these bits (in other words,
  872. * the kernel must have recovery code for all speculative accesses). Turn on
  873. * dcr.lc as per recommendation by the architecture team. Most IA-32 apps
  874. * shouldn't be affected by this (moral: keep your ia32 locks aligned and you'll
  875. * be fine).
  876. */
  877. ia64_setreg(_IA64_REG_CR_DCR, ( IA64_DCR_DP | IA64_DCR_DK | IA64_DCR_DX | IA64_DCR_DR
  878. | IA64_DCR_DA | IA64_DCR_DD | IA64_DCR_LC));
  879. mmgrab(&init_mm);
  880. current->active_mm = &init_mm;
  881. BUG_ON(current->mm);
  882. ia64_mmu_init(ia64_imva(cpu_data));
  883. ia64_mca_cpu_init(ia64_imva(cpu_data));
  884. /* Clear ITC to eliminate sched_clock() overflows in human time. */
  885. ia64_set_itc(0);
  886. /* disable all local interrupt sources: */
  887. ia64_set_itv(1 << 16);
  888. ia64_set_lrr0(1 << 16);
  889. ia64_set_lrr1(1 << 16);
  890. ia64_setreg(_IA64_REG_CR_PMV, 1 << 16);
  891. ia64_setreg(_IA64_REG_CR_CMCV, 1 << 16);
  892. /* clear TPR & XTP to enable all interrupt classes: */
  893. ia64_setreg(_IA64_REG_CR_TPR, 0);
  894. /* Clear any pending interrupts left by SAL/EFI */
  895. while (ia64_get_ivr() != IA64_SPURIOUS_INT_VECTOR)
  896. ia64_eoi();
  897. #ifdef CONFIG_SMP
  898. normal_xtp();
  899. #endif
  900. /* set ia64_ctx.max_rid to the maximum RID that is supported by all CPUs: */
  901. if (ia64_pal_vm_summary(NULL, &vmi) == 0) {
  902. max_ctx = (1U << (vmi.pal_vm_info_2_s.rid_size - 3)) - 1;
  903. setup_ptcg_sem(vmi.pal_vm_info_2_s.max_purges, NPTCG_FROM_PAL);
  904. } else {
  905. printk(KERN_WARNING "cpu_init: PAL VM summary failed, assuming 18 RID bits\n");
  906. max_ctx = (1U << 15) - 1; /* use architected minimum */
  907. }
  908. while (max_ctx < ia64_ctx.max_ctx) {
  909. unsigned int old = ia64_ctx.max_ctx;
  910. if (cmpxchg(&ia64_ctx.max_ctx, old, max_ctx) == old)
  911. break;
  912. }
  913. if (ia64_pal_rse_info(&num_phys_stacked, NULL) != 0) {
  914. printk(KERN_WARNING "cpu_init: PAL RSE info failed; assuming 96 physical "
  915. "stacked regs\n");
  916. num_phys_stacked = 96;
  917. }
  918. /* size of physical stacked register partition plus 8 bytes: */
  919. if (num_phys_stacked > max_num_phys_stacked) {
  920. ia64_patch_phys_stack_reg(num_phys_stacked*8 + 8);
  921. max_num_phys_stacked = num_phys_stacked;
  922. }
  923. platform_cpu_init();
  924. }
  925. void __init
  926. check_bugs (void)
  927. {
  928. ia64_patch_mckinley_e9((unsigned long) __start___mckinley_e9_bundles,
  929. (unsigned long) __end___mckinley_e9_bundles);
  930. }
  931. static int __init run_dmi_scan(void)
  932. {
  933. dmi_scan_machine();
  934. dmi_memdev_walk();
  935. dmi_set_dump_stack_arch_desc();
  936. return 0;
  937. }
  938. core_initcall(run_dmi_scan);