minstate.h 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. #include <asm/cache.h>
  3. #include "entry.h"
  4. #include <asm/native/inst.h>
  5. #ifdef CONFIG_VIRT_CPU_ACCOUNTING_NATIVE
  6. /* read ar.itc in advance, and use it before leaving bank 0 */
  7. #define ACCOUNT_GET_STAMP \
  8. (pUStk) mov.m r20=ar.itc;
  9. #define ACCOUNT_SYS_ENTER \
  10. (pUStk) br.call.spnt rp=account_sys_enter \
  11. ;;
  12. #else
  13. #define ACCOUNT_GET_STAMP
  14. #define ACCOUNT_SYS_ENTER
  15. #endif
  16. .section ".data..patch.rse", "a"
  17. .previous
  18. /*
  19. * DO_SAVE_MIN switches to the kernel stacks (if necessary) and saves
  20. * the minimum state necessary that allows us to turn psr.ic back
  21. * on.
  22. *
  23. * Assumed state upon entry:
  24. * psr.ic: off
  25. * r31: contains saved predicates (pr)
  26. *
  27. * Upon exit, the state is as follows:
  28. * psr.ic: off
  29. * r2 = points to &pt_regs.r16
  30. * r8 = contents of ar.ccv
  31. * r9 = contents of ar.csd
  32. * r10 = contents of ar.ssd
  33. * r11 = FPSR_DEFAULT
  34. * r12 = kernel sp (kernel virtual address)
  35. * r13 = points to current task_struct (kernel virtual address)
  36. * p15 = TRUE if psr.i is set in cr.ipsr
  37. * predicate registers (other than p2, p3, and p15), b6, r3, r14, r15:
  38. * preserved
  39. *
  40. * Note that psr.ic is NOT turned on by this macro. This is so that
  41. * we can pass interruption state as arguments to a handler.
  42. */
  43. #define IA64_NATIVE_DO_SAVE_MIN(__COVER,SAVE_IFS,EXTRA,WORKAROUND) \
  44. mov r16=IA64_KR(CURRENT); /* M */ \
  45. mov r27=ar.rsc; /* M */ \
  46. mov r20=r1; /* A */ \
  47. mov r25=ar.unat; /* M */ \
  48. MOV_FROM_IPSR(p0,r29); /* M */ \
  49. mov r26=ar.pfs; /* I */ \
  50. MOV_FROM_IIP(r28); /* M */ \
  51. mov r21=ar.fpsr; /* M */ \
  52. __COVER; /* B;; (or nothing) */ \
  53. ;; \
  54. adds r16=IA64_TASK_THREAD_ON_USTACK_OFFSET,r16; \
  55. ;; \
  56. ld1 r17=[r16]; /* load current->thread.on_ustack flag */ \
  57. st1 [r16]=r0; /* clear current->thread.on_ustack flag */ \
  58. adds r1=-IA64_TASK_THREAD_ON_USTACK_OFFSET,r16 \
  59. /* switch from user to kernel RBS: */ \
  60. ;; \
  61. invala; /* M */ \
  62. SAVE_IFS; \
  63. cmp.eq pKStk,pUStk=r0,r17; /* are we in kernel mode already? */ \
  64. ;; \
  65. (pUStk) mov ar.rsc=0; /* set enforced lazy mode, pl 0, little-endian, loadrs=0 */ \
  66. ;; \
  67. (pUStk) mov.m r24=ar.rnat; \
  68. (pUStk) addl r22=IA64_RBS_OFFSET,r1; /* compute base of RBS */ \
  69. (pKStk) mov r1=sp; /* get sp */ \
  70. ;; \
  71. (pUStk) lfetch.fault.excl.nt1 [r22]; \
  72. (pUStk) addl r1=IA64_STK_OFFSET-IA64_PT_REGS_SIZE,r1; /* compute base of memory stack */ \
  73. (pUStk) mov r23=ar.bspstore; /* save ar.bspstore */ \
  74. ;; \
  75. (pUStk) mov ar.bspstore=r22; /* switch to kernel RBS */ \
  76. (pKStk) addl r1=-IA64_PT_REGS_SIZE,r1; /* if in kernel mode, use sp (r12) */ \
  77. ;; \
  78. (pUStk) mov r18=ar.bsp; \
  79. (pUStk) mov ar.rsc=0x3; /* set eager mode, pl 0, little-endian, loadrs=0 */ \
  80. adds r17=2*L1_CACHE_BYTES,r1; /* really: biggest cache-line size */ \
  81. adds r16=PT(CR_IPSR),r1; \
  82. ;; \
  83. lfetch.fault.excl.nt1 [r17],L1_CACHE_BYTES; \
  84. st8 [r16]=r29; /* save cr.ipsr */ \
  85. ;; \
  86. lfetch.fault.excl.nt1 [r17]; \
  87. tbit.nz p15,p0=r29,IA64_PSR_I_BIT; \
  88. mov r29=b0 \
  89. ;; \
  90. WORKAROUND; \
  91. adds r16=PT(R8),r1; /* initialize first base pointer */ \
  92. adds r17=PT(R9),r1; /* initialize second base pointer */ \
  93. (pKStk) mov r18=r0; /* make sure r18 isn't NaT */ \
  94. ;; \
  95. .mem.offset 0,0; st8.spill [r16]=r8,16; \
  96. .mem.offset 8,0; st8.spill [r17]=r9,16; \
  97. ;; \
  98. .mem.offset 0,0; st8.spill [r16]=r10,24; \
  99. .mem.offset 8,0; st8.spill [r17]=r11,24; \
  100. ;; \
  101. st8 [r16]=r28,16; /* save cr.iip */ \
  102. st8 [r17]=r30,16; /* save cr.ifs */ \
  103. (pUStk) sub r18=r18,r22; /* r18=RSE.ndirty*8 */ \
  104. mov r8=ar.ccv; \
  105. mov r9=ar.csd; \
  106. mov r10=ar.ssd; \
  107. movl r11=FPSR_DEFAULT; /* L-unit */ \
  108. ;; \
  109. st8 [r16]=r25,16; /* save ar.unat */ \
  110. st8 [r17]=r26,16; /* save ar.pfs */ \
  111. shl r18=r18,16; /* compute ar.rsc to be used for "loadrs" */ \
  112. ;; \
  113. st8 [r16]=r27,16; /* save ar.rsc */ \
  114. (pUStk) st8 [r17]=r24,16; /* save ar.rnat */ \
  115. (pKStk) adds r17=16,r17; /* skip over ar_rnat field */ \
  116. ;; /* avoid RAW on r16 & r17 */ \
  117. (pUStk) st8 [r16]=r23,16; /* save ar.bspstore */ \
  118. st8 [r17]=r31,16; /* save predicates */ \
  119. (pKStk) adds r16=16,r16; /* skip over ar_bspstore field */ \
  120. ;; \
  121. st8 [r16]=r29,16; /* save b0 */ \
  122. st8 [r17]=r18,16; /* save ar.rsc value for "loadrs" */ \
  123. cmp.eq pNonSys,pSys=r0,r0 /* initialize pSys=0, pNonSys=1 */ \
  124. ;; \
  125. .mem.offset 0,0; st8.spill [r16]=r20,16; /* save original r1 */ \
  126. .mem.offset 8,0; st8.spill [r17]=r12,16; \
  127. adds r12=-16,r1; /* switch to kernel memory stack (with 16 bytes of scratch) */ \
  128. ;; \
  129. .mem.offset 0,0; st8.spill [r16]=r13,16; \
  130. .mem.offset 8,0; st8.spill [r17]=r21,16; /* save ar.fpsr */ \
  131. mov r13=IA64_KR(CURRENT); /* establish `current' */ \
  132. ;; \
  133. .mem.offset 0,0; st8.spill [r16]=r15,16; \
  134. .mem.offset 8,0; st8.spill [r17]=r14,16; \
  135. ;; \
  136. .mem.offset 0,0; st8.spill [r16]=r2,16; \
  137. .mem.offset 8,0; st8.spill [r17]=r3,16; \
  138. ACCOUNT_GET_STAMP \
  139. adds r2=IA64_PT_REGS_R16_OFFSET,r1; \
  140. ;; \
  141. EXTRA; \
  142. movl r1=__gp; /* establish kernel global pointer */ \
  143. ;; \
  144. ACCOUNT_SYS_ENTER \
  145. bsw.1; /* switch back to bank 1 (must be last in insn group) */ \
  146. ;;
  147. /*
  148. * SAVE_REST saves the remainder of pt_regs (with psr.ic on).
  149. *
  150. * Assumed state upon entry:
  151. * psr.ic: on
  152. * r2: points to &pt_regs.r16
  153. * r3: points to &pt_regs.r17
  154. * r8: contents of ar.ccv
  155. * r9: contents of ar.csd
  156. * r10: contents of ar.ssd
  157. * r11: FPSR_DEFAULT
  158. *
  159. * Registers r14 and r15 are guaranteed not to be touched by SAVE_REST.
  160. */
  161. #define SAVE_REST \
  162. .mem.offset 0,0; st8.spill [r2]=r16,16; \
  163. .mem.offset 8,0; st8.spill [r3]=r17,16; \
  164. ;; \
  165. .mem.offset 0,0; st8.spill [r2]=r18,16; \
  166. .mem.offset 8,0; st8.spill [r3]=r19,16; \
  167. ;; \
  168. .mem.offset 0,0; st8.spill [r2]=r20,16; \
  169. .mem.offset 8,0; st8.spill [r3]=r21,16; \
  170. mov r18=b6; \
  171. ;; \
  172. .mem.offset 0,0; st8.spill [r2]=r22,16; \
  173. .mem.offset 8,0; st8.spill [r3]=r23,16; \
  174. mov r19=b7; \
  175. ;; \
  176. .mem.offset 0,0; st8.spill [r2]=r24,16; \
  177. .mem.offset 8,0; st8.spill [r3]=r25,16; \
  178. ;; \
  179. .mem.offset 0,0; st8.spill [r2]=r26,16; \
  180. .mem.offset 8,0; st8.spill [r3]=r27,16; \
  181. ;; \
  182. .mem.offset 0,0; st8.spill [r2]=r28,16; \
  183. .mem.offset 8,0; st8.spill [r3]=r29,16; \
  184. ;; \
  185. .mem.offset 0,0; st8.spill [r2]=r30,16; \
  186. .mem.offset 8,0; st8.spill [r3]=r31,32; \
  187. ;; \
  188. mov ar.fpsr=r11; /* M-unit */ \
  189. st8 [r2]=r8,8; /* ar.ccv */ \
  190. adds r24=PT(B6)-PT(F7),r3; \
  191. ;; \
  192. stf.spill [r2]=f6,32; \
  193. stf.spill [r3]=f7,32; \
  194. ;; \
  195. stf.spill [r2]=f8,32; \
  196. stf.spill [r3]=f9,32; \
  197. ;; \
  198. stf.spill [r2]=f10; \
  199. stf.spill [r3]=f11; \
  200. adds r25=PT(B7)-PT(F11),r3; \
  201. ;; \
  202. st8 [r24]=r18,16; /* b6 */ \
  203. st8 [r25]=r19,16; /* b7 */ \
  204. ;; \
  205. st8 [r24]=r9; /* ar.csd */ \
  206. st8 [r25]=r10; /* ar.ssd */ \
  207. ;;
  208. #define RSE_WORKAROUND \
  209. (pUStk) extr.u r17=r18,3,6; \
  210. (pUStk) sub r16=r18,r22; \
  211. [1:](pKStk) br.cond.sptk.many 1f; \
  212. .xdata4 ".data..patch.rse",1b-. \
  213. ;; \
  214. cmp.ge p6,p7 = 33,r17; \
  215. ;; \
  216. (p6) mov r17=0x310; \
  217. (p7) mov r17=0x308; \
  218. ;; \
  219. cmp.leu p1,p0=r16,r17; \
  220. (p1) br.cond.sptk.many 1f; \
  221. dep.z r17=r26,0,62; \
  222. movl r16=2f; \
  223. ;; \
  224. mov ar.pfs=r17; \
  225. dep r27=r0,r27,16,14; \
  226. mov b0=r16; \
  227. ;; \
  228. br.ret.sptk b0; \
  229. ;; \
  230. 2: \
  231. mov ar.rsc=r0 \
  232. ;; \
  233. flushrs; \
  234. ;; \
  235. mov ar.bspstore=r22 \
  236. ;; \
  237. mov r18=ar.bsp; \
  238. ;; \
  239. 1: \
  240. .pred.rel "mutex", pKStk, pUStk
  241. #define SAVE_MIN_WITH_COVER DO_SAVE_MIN(COVER, mov r30=cr.ifs, , RSE_WORKAROUND)
  242. #define SAVE_MIN_WITH_COVER_R19 DO_SAVE_MIN(COVER, mov r30=cr.ifs, mov r15=r19, RSE_WORKAROUND)
  243. #define SAVE_MIN DO_SAVE_MIN( , mov r30=r0, , )