zynqmp-zc1751-xm018-dc4.dts 2.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * dts file for Xilinx ZynqMP zc1751-xm018-dc4
  4. *
  5. * (C) Copyright 2015 - 2018, Xilinx, Inc.
  6. *
  7. * Michal Simek <michal.simek@xilinx.com>
  8. */
  9. /dts-v1/;
  10. #include "zynqmp.dtsi"
  11. #include "zynqmp-clk.dtsi"
  12. / {
  13. model = "ZynqMP zc1751-xm018-dc4";
  14. compatible = "xlnx,zynqmp-zc1751", "xlnx,zynqmp";
  15. aliases {
  16. ethernet0 = &gem0;
  17. ethernet1 = &gem1;
  18. ethernet2 = &gem2;
  19. ethernet3 = &gem3;
  20. i2c0 = &i2c0;
  21. i2c1 = &i2c1;
  22. rtc0 = &rtc;
  23. serial0 = &uart0;
  24. serial1 = &uart1;
  25. };
  26. chosen {
  27. bootargs = "earlycon";
  28. stdout-path = "serial0:115200n8";
  29. };
  30. memory@0 {
  31. device_type = "memory";
  32. reg = <0x0 0x0 0x0 0x80000000>, <0x8 0x00000000 0x0 0x80000000>;
  33. };
  34. };
  35. &can0 {
  36. status = "okay";
  37. };
  38. &can1 {
  39. status = "okay";
  40. };
  41. &fpd_dma_chan1 {
  42. status = "okay";
  43. };
  44. &fpd_dma_chan2 {
  45. status = "okay";
  46. };
  47. &fpd_dma_chan3 {
  48. status = "okay";
  49. };
  50. &fpd_dma_chan4 {
  51. status = "okay";
  52. };
  53. &fpd_dma_chan5 {
  54. status = "okay";
  55. };
  56. &fpd_dma_chan6 {
  57. status = "okay";
  58. };
  59. &fpd_dma_chan7 {
  60. status = "okay";
  61. };
  62. &fpd_dma_chan8 {
  63. status = "okay";
  64. };
  65. &lpd_dma_chan1 {
  66. status = "okay";
  67. };
  68. &lpd_dma_chan2 {
  69. status = "okay";
  70. };
  71. &lpd_dma_chan3 {
  72. status = "okay";
  73. };
  74. &lpd_dma_chan4 {
  75. status = "okay";
  76. };
  77. &lpd_dma_chan5 {
  78. status = "okay";
  79. };
  80. &lpd_dma_chan6 {
  81. status = "okay";
  82. };
  83. &lpd_dma_chan7 {
  84. status = "okay";
  85. };
  86. &lpd_dma_chan8 {
  87. status = "okay";
  88. };
  89. &gem0 {
  90. status = "okay";
  91. phy-mode = "rgmii-id";
  92. phy-handle = <&ethernet_phy0>;
  93. ethernet_phy0: ethernet-phy@0 { /* Marvell 88e1512 */
  94. reg = <0>;
  95. };
  96. ethernet_phy7: ethernet-phy@7 { /* Vitesse VSC8211 */
  97. reg = <7>;
  98. };
  99. ethernet_phy3: ethernet-phy@3 { /* Realtek RTL8211DN */
  100. reg = <3>;
  101. };
  102. ethernet_phy8: ethernet-phy@8 { /* Vitesse VSC8211 */
  103. reg = <8>;
  104. };
  105. };
  106. &gem1 {
  107. status = "okay";
  108. phy-mode = "rgmii-id";
  109. phy-handle = <&ethernet_phy7>;
  110. };
  111. &gem2 {
  112. status = "okay";
  113. phy-mode = "rgmii-id";
  114. phy-handle = <&ethernet_phy3>;
  115. };
  116. &gem3 {
  117. status = "okay";
  118. phy-mode = "rgmii-id";
  119. phy-handle = <&ethernet_phy8>;
  120. };
  121. &gpio {
  122. status = "okay";
  123. };
  124. &i2c0 {
  125. clock-frequency = <400000>;
  126. status = "okay";
  127. };
  128. &i2c1 {
  129. clock-frequency = <400000>;
  130. status = "okay";
  131. };
  132. &rtc {
  133. status = "okay";
  134. };
  135. &uart0 {
  136. status = "okay";
  137. };
  138. &uart1 {
  139. status = "okay";
  140. };
  141. &watchdog0 {
  142. status = "okay";
  143. };