rtsm_ve-aemv8a.dts 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * ARM Ltd. Fast Models
  4. *
  5. * Architecture Envelope Model (AEM) ARMv8-A
  6. * ARMAEMv8AMPCT
  7. *
  8. * RTSM_VE_AEMv8A.lisa
  9. */
  10. /dts-v1/;
  11. /memreserve/ 0x80000000 0x00010000;
  12. #include "rtsm_ve-motherboard.dtsi"
  13. / {
  14. model = "RTSM_VE_AEMv8A";
  15. compatible = "arm,rtsm_ve,aemv8a", "arm,vexpress";
  16. interrupt-parent = <&gic>;
  17. #address-cells = <2>;
  18. #size-cells = <2>;
  19. chosen { };
  20. aliases {
  21. serial0 = &v2m_serial0;
  22. serial1 = &v2m_serial1;
  23. serial2 = &v2m_serial2;
  24. serial3 = &v2m_serial3;
  25. };
  26. cpus {
  27. #address-cells = <2>;
  28. #size-cells = <0>;
  29. cpu@0 {
  30. device_type = "cpu";
  31. compatible = "arm,armv8";
  32. reg = <0x0 0x0>;
  33. enable-method = "spin-table";
  34. cpu-release-addr = <0x0 0x8000fff8>;
  35. next-level-cache = <&L2_0>;
  36. };
  37. cpu@1 {
  38. device_type = "cpu";
  39. compatible = "arm,armv8";
  40. reg = <0x0 0x1>;
  41. enable-method = "spin-table";
  42. cpu-release-addr = <0x0 0x8000fff8>;
  43. next-level-cache = <&L2_0>;
  44. };
  45. cpu@2 {
  46. device_type = "cpu";
  47. compatible = "arm,armv8";
  48. reg = <0x0 0x2>;
  49. enable-method = "spin-table";
  50. cpu-release-addr = <0x0 0x8000fff8>;
  51. next-level-cache = <&L2_0>;
  52. };
  53. cpu@3 {
  54. device_type = "cpu";
  55. compatible = "arm,armv8";
  56. reg = <0x0 0x3>;
  57. enable-method = "spin-table";
  58. cpu-release-addr = <0x0 0x8000fff8>;
  59. next-level-cache = <&L2_0>;
  60. };
  61. L2_0: l2-cache0 {
  62. compatible = "cache";
  63. };
  64. };
  65. memory@80000000 {
  66. device_type = "memory";
  67. reg = <0x00000000 0x80000000 0 0x80000000>,
  68. <0x00000008 0x80000000 0 0x80000000>;
  69. };
  70. gic: interrupt-controller@2c001000 {
  71. compatible = "arm,cortex-a15-gic", "arm,cortex-a9-gic";
  72. #interrupt-cells = <3>;
  73. #address-cells = <0>;
  74. interrupt-controller;
  75. reg = <0x0 0x2c001000 0 0x1000>,
  76. <0x0 0x2c002000 0 0x2000>,
  77. <0x0 0x2c004000 0 0x2000>,
  78. <0x0 0x2c006000 0 0x2000>;
  79. interrupts = <1 9 0xf04>;
  80. };
  81. timer {
  82. compatible = "arm,armv8-timer";
  83. interrupts = <1 13 0xf08>,
  84. <1 14 0xf08>,
  85. <1 11 0xf08>,
  86. <1 10 0xf08>;
  87. clock-frequency = <100000000>;
  88. };
  89. pmu {
  90. compatible = "arm,armv8-pmuv3";
  91. interrupts = <0 60 4>,
  92. <0 61 4>,
  93. <0 62 4>,
  94. <0 63 4>;
  95. };
  96. smb@8000000 {
  97. compatible = "simple-bus";
  98. #address-cells = <2>;
  99. #size-cells = <1>;
  100. ranges = <0 0 0 0x08000000 0x04000000>,
  101. <1 0 0 0x14000000 0x04000000>,
  102. <2 0 0 0x18000000 0x04000000>,
  103. <3 0 0 0x1c000000 0x04000000>,
  104. <4 0 0 0x0c000000 0x04000000>,
  105. <5 0 0 0x10000000 0x04000000>;
  106. #interrupt-cells = <1>;
  107. interrupt-map-mask = <0 0 63>;
  108. interrupt-map = <0 0 0 &gic 0 0 4>,
  109. <0 0 1 &gic 0 1 4>,
  110. <0 0 2 &gic 0 2 4>,
  111. <0 0 3 &gic 0 3 4>,
  112. <0 0 4 &gic 0 4 4>,
  113. <0 0 5 &gic 0 5 4>,
  114. <0 0 6 &gic 0 6 4>,
  115. <0 0 7 &gic 0 7 4>,
  116. <0 0 8 &gic 0 8 4>,
  117. <0 0 9 &gic 0 9 4>,
  118. <0 0 10 &gic 0 10 4>,
  119. <0 0 11 &gic 0 11 4>,
  120. <0 0 12 &gic 0 12 4>,
  121. <0 0 13 &gic 0 13 4>,
  122. <0 0 14 &gic 0 14 4>,
  123. <0 0 15 &gic 0 15 4>,
  124. <0 0 16 &gic 0 16 4>,
  125. <0 0 17 &gic 0 17 4>,
  126. <0 0 18 &gic 0 18 4>,
  127. <0 0 19 &gic 0 19 4>,
  128. <0 0 20 &gic 0 20 4>,
  129. <0 0 21 &gic 0 21 4>,
  130. <0 0 22 &gic 0 22 4>,
  131. <0 0 23 &gic 0 23 4>,
  132. <0 0 24 &gic 0 24 4>,
  133. <0 0 25 &gic 0 25 4>,
  134. <0 0 26 &gic 0 26 4>,
  135. <0 0 27 &gic 0 27 4>,
  136. <0 0 28 &gic 0 28 4>,
  137. <0 0 29 &gic 0 29 4>,
  138. <0 0 30 &gic 0 30 4>,
  139. <0 0 31 &gic 0 31 4>,
  140. <0 0 32 &gic 0 32 4>,
  141. <0 0 33 &gic 0 33 4>,
  142. <0 0 34 &gic 0 34 4>,
  143. <0 0 35 &gic 0 35 4>,
  144. <0 0 36 &gic 0 36 4>,
  145. <0 0 37 &gic 0 37 4>,
  146. <0 0 38 &gic 0 38 4>,
  147. <0 0 39 &gic 0 39 4>,
  148. <0 0 40 &gic 0 40 4>,
  149. <0 0 41 &gic 0 41 4>,
  150. <0 0 42 &gic 0 42 4>;
  151. };
  152. };