slcr.c 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242
  1. /*
  2. * Xilinx SLCR driver
  3. *
  4. * Copyright (c) 2011-2013 Xilinx Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. *
  11. * You should have received a copy of the GNU General Public
  12. * License along with this program; if not, write to the Free
  13. * Software Foundation, Inc., 675 Mass Ave, Cambridge, MA
  14. * 02139, USA.
  15. */
  16. #include <linux/io.h>
  17. #include <linux/reboot.h>
  18. #include <linux/mfd/syscon.h>
  19. #include <linux/of_address.h>
  20. #include <linux/regmap.h>
  21. #include <linux/clk/zynq.h>
  22. #include "common.h"
  23. /* register offsets */
  24. #define SLCR_UNLOCK_OFFSET 0x8 /* SCLR unlock register */
  25. #define SLCR_PS_RST_CTRL_OFFSET 0x200 /* PS Software Reset Control */
  26. #define SLCR_A9_CPU_RST_CTRL_OFFSET 0x244 /* CPU Software Reset Control */
  27. #define SLCR_REBOOT_STATUS_OFFSET 0x258 /* PS Reboot Status */
  28. #define SLCR_PSS_IDCODE 0x530 /* PS IDCODE */
  29. #define SLCR_L2C_RAM 0xA1C /* L2C_RAM in AR#54190 */
  30. #define SLCR_UNLOCK_MAGIC 0xDF0D
  31. #define SLCR_A9_CPU_CLKSTOP 0x10
  32. #define SLCR_A9_CPU_RST 0x1
  33. #define SLCR_PSS_IDCODE_DEVICE_SHIFT 12
  34. #define SLCR_PSS_IDCODE_DEVICE_MASK 0x1F
  35. static void __iomem *zynq_slcr_base;
  36. static struct regmap *zynq_slcr_regmap;
  37. /**
  38. * zynq_slcr_write - Write to a register in SLCR block
  39. *
  40. * @val: Value to write to the register
  41. * @offset: Register offset in SLCR block
  42. *
  43. * Return: a negative value on error, 0 on success
  44. */
  45. static int zynq_slcr_write(u32 val, u32 offset)
  46. {
  47. return regmap_write(zynq_slcr_regmap, offset, val);
  48. }
  49. /**
  50. * zynq_slcr_read - Read a register in SLCR block
  51. *
  52. * @val: Pointer to value to be read from SLCR
  53. * @offset: Register offset in SLCR block
  54. *
  55. * Return: a negative value on error, 0 on success
  56. */
  57. static int zynq_slcr_read(u32 *val, u32 offset)
  58. {
  59. return regmap_read(zynq_slcr_regmap, offset, val);
  60. }
  61. /**
  62. * zynq_slcr_unlock - Unlock SLCR registers
  63. *
  64. * Return: a negative value on error, 0 on success
  65. */
  66. static inline int zynq_slcr_unlock(void)
  67. {
  68. zynq_slcr_write(SLCR_UNLOCK_MAGIC, SLCR_UNLOCK_OFFSET);
  69. return 0;
  70. }
  71. /**
  72. * zynq_slcr_get_device_id - Read device code id
  73. *
  74. * Return: Device code id
  75. */
  76. u32 zynq_slcr_get_device_id(void)
  77. {
  78. u32 val;
  79. zynq_slcr_read(&val, SLCR_PSS_IDCODE);
  80. val >>= SLCR_PSS_IDCODE_DEVICE_SHIFT;
  81. val &= SLCR_PSS_IDCODE_DEVICE_MASK;
  82. return val;
  83. }
  84. /**
  85. * zynq_slcr_system_restart - Restart the entire system.
  86. *
  87. * @nb: Pointer to restart notifier block (unused)
  88. * @action: Reboot mode (unused)
  89. * @data: Restart handler private data (unused)
  90. *
  91. * Return: 0 always
  92. */
  93. static
  94. int zynq_slcr_system_restart(struct notifier_block *nb,
  95. unsigned long action, void *data)
  96. {
  97. u32 reboot;
  98. /*
  99. * Clear 0x0F000000 bits of reboot status register to workaround
  100. * the FSBL not loading the bitstream after soft-reboot
  101. * This is a temporary solution until we know more.
  102. */
  103. zynq_slcr_read(&reboot, SLCR_REBOOT_STATUS_OFFSET);
  104. zynq_slcr_write(reboot & 0xF0FFFFFF, SLCR_REBOOT_STATUS_OFFSET);
  105. zynq_slcr_write(1, SLCR_PS_RST_CTRL_OFFSET);
  106. return 0;
  107. }
  108. static struct notifier_block zynq_slcr_restart_nb = {
  109. .notifier_call = zynq_slcr_system_restart,
  110. .priority = 192,
  111. };
  112. /**
  113. * zynq_slcr_cpu_start - Start cpu
  114. * @cpu: cpu number
  115. */
  116. void zynq_slcr_cpu_start(int cpu)
  117. {
  118. u32 reg;
  119. zynq_slcr_read(&reg, SLCR_A9_CPU_RST_CTRL_OFFSET);
  120. reg &= ~(SLCR_A9_CPU_RST << cpu);
  121. zynq_slcr_write(reg, SLCR_A9_CPU_RST_CTRL_OFFSET);
  122. reg &= ~(SLCR_A9_CPU_CLKSTOP << cpu);
  123. zynq_slcr_write(reg, SLCR_A9_CPU_RST_CTRL_OFFSET);
  124. zynq_slcr_cpu_state_write(cpu, false);
  125. }
  126. /**
  127. * zynq_slcr_cpu_stop - Stop cpu
  128. * @cpu: cpu number
  129. */
  130. void zynq_slcr_cpu_stop(int cpu)
  131. {
  132. u32 reg;
  133. zynq_slcr_read(&reg, SLCR_A9_CPU_RST_CTRL_OFFSET);
  134. reg |= (SLCR_A9_CPU_CLKSTOP | SLCR_A9_CPU_RST) << cpu;
  135. zynq_slcr_write(reg, SLCR_A9_CPU_RST_CTRL_OFFSET);
  136. }
  137. /**
  138. * zynq_slcr_cpu_state - Read/write cpu state
  139. * @cpu: cpu number
  140. *
  141. * SLCR_REBOOT_STATUS save upper 2 bits (31/30 cpu states for cpu0 and cpu1)
  142. * 0 means cpu is running, 1 cpu is going to die.
  143. *
  144. * Return: true if cpu is running, false if cpu is going to die
  145. */
  146. bool zynq_slcr_cpu_state_read(int cpu)
  147. {
  148. u32 state;
  149. state = readl(zynq_slcr_base + SLCR_REBOOT_STATUS_OFFSET);
  150. state &= 1 << (31 - cpu);
  151. return !state;
  152. }
  153. /**
  154. * zynq_slcr_cpu_state - Read/write cpu state
  155. * @cpu: cpu number
  156. * @die: cpu state - true if cpu is going to die
  157. *
  158. * SLCR_REBOOT_STATUS save upper 2 bits (31/30 cpu states for cpu0 and cpu1)
  159. * 0 means cpu is running, 1 cpu is going to die.
  160. */
  161. void zynq_slcr_cpu_state_write(int cpu, bool die)
  162. {
  163. u32 state, mask;
  164. state = readl(zynq_slcr_base + SLCR_REBOOT_STATUS_OFFSET);
  165. mask = 1 << (31 - cpu);
  166. if (die)
  167. state |= mask;
  168. else
  169. state &= ~mask;
  170. writel(state, zynq_slcr_base + SLCR_REBOOT_STATUS_OFFSET);
  171. }
  172. /**
  173. * zynq_early_slcr_init - Early slcr init function
  174. *
  175. * Return: 0 on success, negative errno otherwise.
  176. *
  177. * Called very early during boot from platform code to unlock SLCR.
  178. */
  179. int __init zynq_early_slcr_init(void)
  180. {
  181. struct device_node *np;
  182. np = of_find_compatible_node(NULL, NULL, "xlnx,zynq-slcr");
  183. if (!np) {
  184. pr_err("%s: no slcr node found\n", __func__);
  185. BUG();
  186. }
  187. zynq_slcr_base = of_iomap(np, 0);
  188. if (!zynq_slcr_base) {
  189. pr_err("%s: Unable to map I/O memory\n", __func__);
  190. BUG();
  191. }
  192. np->data = (__force void *)zynq_slcr_base;
  193. zynq_slcr_regmap = syscon_regmap_lookup_by_compatible("xlnx,zynq-slcr");
  194. if (IS_ERR(zynq_slcr_regmap)) {
  195. pr_err("%s: failed to find zynq-slcr\n", __func__);
  196. return -ENODEV;
  197. }
  198. /* unlock the SLCR so that registers can be changed */
  199. zynq_slcr_unlock();
  200. /* See AR#54190 design advisory */
  201. regmap_update_bits(zynq_slcr_regmap, SLCR_L2C_RAM, 0x70707, 0x20202);
  202. register_restart_handler(&zynq_slcr_restart_nb);
  203. pr_info("%s mapped to %p\n", np->name, zynq_slcr_base);
  204. of_node_put(np);
  205. return 0;
  206. }