jornada720.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373
  1. /*
  2. * linux/arch/arm/mach-sa1100/jornada720.c
  3. *
  4. * HP Jornada720 init code
  5. *
  6. * Copyright (C) 2007 Kristoffer Ericson <Kristoffer.Ericson@gmail.com>
  7. * Copyright (C) 2006 Filip Zyzniewski <filip.zyzniewski@tefnet.pl>
  8. * Copyright (C) 2005 Michael Gernoth <michael@gernoth.net>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. *
  14. */
  15. #include <linux/init.h>
  16. #include <linux/kernel.h>
  17. #include <linux/tty.h>
  18. #include <linux/delay.h>
  19. #include <linux/gpio/machine.h>
  20. #include <linux/platform_data/sa11x0-serial.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/ioport.h>
  23. #include <linux/mtd/mtd.h>
  24. #include <linux/mtd/partitions.h>
  25. #include <video/s1d13xxxfb.h>
  26. #include <asm/hardware/sa1111.h>
  27. #include <asm/page.h>
  28. #include <asm/mach-types.h>
  29. #include <asm/setup.h>
  30. #include <asm/mach/arch.h>
  31. #include <asm/mach/flash.h>
  32. #include <asm/mach/map.h>
  33. #include <mach/hardware.h>
  34. #include <mach/irqs.h>
  35. #include "generic.h"
  36. /*
  37. * HP Documentation referred in this file:
  38. * http://www.jlime.com/downloads/development/docs/jornada7xx/jornada720.txt
  39. */
  40. /* line 110 of HP's doc */
  41. #define TUCR_VAL 0x20000400
  42. /* memory space (line 52 of HP's doc) */
  43. #define SA1111REGSTART 0x40000000
  44. #define SA1111REGLEN 0x00002000
  45. #define EPSONREGSTART 0x48000000
  46. #define EPSONREGLEN 0x00100000
  47. #define EPSONFBSTART 0x48200000
  48. /* 512kB framebuffer */
  49. #define EPSONFBLEN 512*1024
  50. static struct s1d13xxxfb_regval s1d13xxxfb_initregs[] = {
  51. /* line 344 of HP's doc */
  52. {0x0001,0x00}, // Miscellaneous Register
  53. {0x01FC,0x00}, // Display Mode Register
  54. {0x0004,0x00}, // General IO Pins Configuration Register 0
  55. {0x0005,0x00}, // General IO Pins Configuration Register 1
  56. {0x0008,0x00}, // General IO Pins Control Register 0
  57. {0x0009,0x00}, // General IO Pins Control Register 1
  58. {0x0010,0x01}, // Memory Clock Configuration Register
  59. {0x0014,0x11}, // LCD Pixel Clock Configuration Register
  60. {0x0018,0x01}, // CRT/TV Pixel Clock Configuration Register
  61. {0x001C,0x01}, // MediaPlug Clock Configuration Register
  62. {0x001E,0x01}, // CPU To Memory Wait State Select Register
  63. {0x0020,0x00}, // Memory Configuration Register
  64. {0x0021,0x45}, // DRAM Refresh Rate Register
  65. {0x002A,0x01}, // DRAM Timings Control Register 0
  66. {0x002B,0x03}, // DRAM Timings Control Register 1
  67. {0x0030,0x1c}, // Panel Type Register
  68. {0x0031,0x00}, // MOD Rate Register
  69. {0x0032,0x4F}, // LCD Horizontal Display Width Register
  70. {0x0034,0x07}, // LCD Horizontal Non-Display Period Register
  71. {0x0035,0x01}, // TFT FPLINE Start Position Register
  72. {0x0036,0x0B}, // TFT FPLINE Pulse Width Register
  73. {0x0038,0xEF}, // LCD Vertical Display Height Register 0
  74. {0x0039,0x00}, // LCD Vertical Display Height Register 1
  75. {0x003A,0x13}, // LCD Vertical Non-Display Period Register
  76. {0x003B,0x0B}, // TFT FPFRAME Start Position Register
  77. {0x003C,0x01}, // TFT FPFRAME Pulse Width Register
  78. {0x0040,0x05}, // LCD Display Mode Register (2:4bpp,3:8bpp,5:16bpp)
  79. {0x0041,0x00}, // LCD Miscellaneous Register
  80. {0x0042,0x00}, // LCD Display Start Address Register 0
  81. {0x0043,0x00}, // LCD Display Start Address Register 1
  82. {0x0044,0x00}, // LCD Display Start Address Register 2
  83. {0x0046,0x80}, // LCD Memory Address Offset Register 0
  84. {0x0047,0x02}, // LCD Memory Address Offset Register 1
  85. {0x0048,0x00}, // LCD Pixel Panning Register
  86. {0x004A,0x00}, // LCD Display FIFO High Threshold Control Register
  87. {0x004B,0x00}, // LCD Display FIFO Low Threshold Control Register
  88. {0x0050,0x4F}, // CRT/TV Horizontal Display Width Register
  89. {0x0052,0x13}, // CRT/TV Horizontal Non-Display Period Register
  90. {0x0053,0x01}, // CRT/TV HRTC Start Position Register
  91. {0x0054,0x0B}, // CRT/TV HRTC Pulse Width Register
  92. {0x0056,0xDF}, // CRT/TV Vertical Display Height Register 0
  93. {0x0057,0x01}, // CRT/TV Vertical Display Height Register 1
  94. {0x0058,0x2B}, // CRT/TV Vertical Non-Display Period Register
  95. {0x0059,0x09}, // CRT/TV VRTC Start Position Register
  96. {0x005A,0x01}, // CRT/TV VRTC Pulse Width Register
  97. {0x005B,0x10}, // TV Output Control Register
  98. {0x0060,0x03}, // CRT/TV Display Mode Register (2:4bpp,3:8bpp,5:16bpp)
  99. {0x0062,0x00}, // CRT/TV Display Start Address Register 0
  100. {0x0063,0x00}, // CRT/TV Display Start Address Register 1
  101. {0x0064,0x00}, // CRT/TV Display Start Address Register 2
  102. {0x0066,0x40}, // CRT/TV Memory Address Offset Register 0
  103. {0x0067,0x01}, // CRT/TV Memory Address Offset Register 1
  104. {0x0068,0x00}, // CRT/TV Pixel Panning Register
  105. {0x006A,0x00}, // CRT/TV Display FIFO High Threshold Control Register
  106. {0x006B,0x00}, // CRT/TV Display FIFO Low Threshold Control Register
  107. {0x0070,0x00}, // LCD Ink/Cursor Control Register
  108. {0x0071,0x01}, // LCD Ink/Cursor Start Address Register
  109. {0x0072,0x00}, // LCD Cursor X Position Register 0
  110. {0x0073,0x00}, // LCD Cursor X Position Register 1
  111. {0x0074,0x00}, // LCD Cursor Y Position Register 0
  112. {0x0075,0x00}, // LCD Cursor Y Position Register 1
  113. {0x0076,0x00}, // LCD Ink/Cursor Blue Color 0 Register
  114. {0x0077,0x00}, // LCD Ink/Cursor Green Color 0 Register
  115. {0x0078,0x00}, // LCD Ink/Cursor Red Color 0 Register
  116. {0x007A,0x1F}, // LCD Ink/Cursor Blue Color 1 Register
  117. {0x007B,0x3F}, // LCD Ink/Cursor Green Color 1 Register
  118. {0x007C,0x1F}, // LCD Ink/Cursor Red Color 1 Register
  119. {0x007E,0x00}, // LCD Ink/Cursor FIFO Threshold Register
  120. {0x0080,0x00}, // CRT/TV Ink/Cursor Control Register
  121. {0x0081,0x01}, // CRT/TV Ink/Cursor Start Address Register
  122. {0x0082,0x00}, // CRT/TV Cursor X Position Register 0
  123. {0x0083,0x00}, // CRT/TV Cursor X Position Register 1
  124. {0x0084,0x00}, // CRT/TV Cursor Y Position Register 0
  125. {0x0085,0x00}, // CRT/TV Cursor Y Position Register 1
  126. {0x0086,0x00}, // CRT/TV Ink/Cursor Blue Color 0 Register
  127. {0x0087,0x00}, // CRT/TV Ink/Cursor Green Color 0 Register
  128. {0x0088,0x00}, // CRT/TV Ink/Cursor Red Color 0 Register
  129. {0x008A,0x1F}, // CRT/TV Ink/Cursor Blue Color 1 Register
  130. {0x008B,0x3F}, // CRT/TV Ink/Cursor Green Color 1 Register
  131. {0x008C,0x1F}, // CRT/TV Ink/Cursor Red Color 1 Register
  132. {0x008E,0x00}, // CRT/TV Ink/Cursor FIFO Threshold Register
  133. {0x0100,0x00}, // BitBlt Control Register 0
  134. {0x0101,0x00}, // BitBlt Control Register 1
  135. {0x0102,0x00}, // BitBlt ROP Code/Color Expansion Register
  136. {0x0103,0x00}, // BitBlt Operation Register
  137. {0x0104,0x00}, // BitBlt Source Start Address Register 0
  138. {0x0105,0x00}, // BitBlt Source Start Address Register 1
  139. {0x0106,0x00}, // BitBlt Source Start Address Register 2
  140. {0x0108,0x00}, // BitBlt Destination Start Address Register 0
  141. {0x0109,0x00}, // BitBlt Destination Start Address Register 1
  142. {0x010A,0x00}, // BitBlt Destination Start Address Register 2
  143. {0x010C,0x00}, // BitBlt Memory Address Offset Register 0
  144. {0x010D,0x00}, // BitBlt Memory Address Offset Register 1
  145. {0x0110,0x00}, // BitBlt Width Register 0
  146. {0x0111,0x00}, // BitBlt Width Register 1
  147. {0x0112,0x00}, // BitBlt Height Register 0
  148. {0x0113,0x00}, // BitBlt Height Register 1
  149. {0x0114,0x00}, // BitBlt Background Color Register 0
  150. {0x0115,0x00}, // BitBlt Background Color Register 1
  151. {0x0118,0x00}, // BitBlt Foreground Color Register 0
  152. {0x0119,0x00}, // BitBlt Foreground Color Register 1
  153. {0x01E0,0x00}, // Look-Up Table Mode Register
  154. {0x01E2,0x00}, // Look-Up Table Address Register
  155. /* not sure, wouldn't like to mess with the driver */
  156. {0x01E4,0x00}, // Look-Up Table Data Register
  157. /* jornada doc says 0x00, but I trust the driver */
  158. {0x01F0,0x10}, // Power Save Configuration Register
  159. {0x01F1,0x00}, // Power Save Status Register
  160. {0x01F4,0x00}, // CPU-to-Memory Access Watchdog Timer Register
  161. {0x01FC,0x01}, // Display Mode Register(0x01:LCD, 0x02:CRT, 0x03:LCD&CRT)
  162. };
  163. static struct s1d13xxxfb_pdata s1d13xxxfb_data = {
  164. .initregs = s1d13xxxfb_initregs,
  165. .initregssize = ARRAY_SIZE(s1d13xxxfb_initregs),
  166. .platform_init_video = NULL
  167. };
  168. static struct resource s1d13xxxfb_resources[] = {
  169. [0] = DEFINE_RES_MEM(EPSONFBSTART, EPSONFBLEN),
  170. [1] = DEFINE_RES_MEM(EPSONREGSTART, EPSONREGLEN),
  171. };
  172. static struct platform_device s1d13xxxfb_device = {
  173. .name = S1D_DEVICENAME,
  174. .id = 0,
  175. .dev = {
  176. .platform_data = &s1d13xxxfb_data,
  177. },
  178. .num_resources = ARRAY_SIZE(s1d13xxxfb_resources),
  179. .resource = s1d13xxxfb_resources,
  180. };
  181. static struct resource sa1111_resources[] = {
  182. [0] = DEFINE_RES_MEM(SA1111REGSTART, SA1111REGLEN),
  183. [1] = DEFINE_RES_IRQ(IRQ_GPIO1),
  184. };
  185. static struct sa1111_platform_data sa1111_info = {
  186. .disable_devs = SA1111_DEVID_PS2_MSE,
  187. };
  188. static u64 sa1111_dmamask = 0xffffffffUL;
  189. static struct platform_device sa1111_device = {
  190. .name = "sa1111",
  191. .id = 0,
  192. .dev = {
  193. .dma_mask = &sa1111_dmamask,
  194. .coherent_dma_mask = 0xffffffff,
  195. .platform_data = &sa1111_info,
  196. },
  197. .num_resources = ARRAY_SIZE(sa1111_resources),
  198. .resource = sa1111_resources,
  199. };
  200. static struct platform_device jornada_ssp_device = {
  201. .name = "jornada_ssp",
  202. .id = -1,
  203. };
  204. static struct resource jornada_kbd_resources[] = {
  205. DEFINE_RES_IRQ(IRQ_GPIO0),
  206. };
  207. static struct platform_device jornada_kbd_device = {
  208. .name = "jornada720_kbd",
  209. .id = -1,
  210. .num_resources = ARRAY_SIZE(jornada_kbd_resources),
  211. .resource = jornada_kbd_resources,
  212. };
  213. static struct gpiod_lookup_table jornada_ts_gpiod_table = {
  214. .dev_id = "jornada_ts",
  215. .table = {
  216. GPIO_LOOKUP("gpio", 9, "penup", GPIO_ACTIVE_HIGH),
  217. },
  218. };
  219. static struct platform_device jornada_ts_device = {
  220. .name = "jornada_ts",
  221. .id = -1,
  222. };
  223. static struct platform_device *devices[] __initdata = {
  224. &sa1111_device,
  225. &jornada_ssp_device,
  226. &s1d13xxxfb_device,
  227. &jornada_kbd_device,
  228. &jornada_ts_device,
  229. };
  230. static int __init jornada720_init(void)
  231. {
  232. int ret = -ENODEV;
  233. if (machine_is_jornada720()) {
  234. /* we want to use gpio20 as input to drive the clock of our uart 3 */
  235. GPDR |= GPIO_GPIO20; /* Clear gpio20 pin as input */
  236. TUCR = TUCR_VAL;
  237. GPSR = GPIO_GPIO20; /* start gpio20 pin */
  238. udelay(1);
  239. GPCR = GPIO_GPIO20; /* stop gpio20 */
  240. udelay(1);
  241. GPSR = GPIO_GPIO20; /* restart gpio20 */
  242. udelay(20); /* give it some time to restart */
  243. gpiod_add_lookup_table(&jornada_ts_gpiod_table);
  244. ret = platform_add_devices(devices, ARRAY_SIZE(devices));
  245. }
  246. return ret;
  247. }
  248. arch_initcall(jornada720_init);
  249. static struct map_desc jornada720_io_desc[] __initdata = {
  250. { /* Epson registers */
  251. .virtual = 0xf0000000,
  252. .pfn = __phys_to_pfn(EPSONREGSTART),
  253. .length = EPSONREGLEN,
  254. .type = MT_DEVICE
  255. }, { /* Epson frame buffer */
  256. .virtual = 0xf1000000,
  257. .pfn = __phys_to_pfn(EPSONFBSTART),
  258. .length = EPSONFBLEN,
  259. .type = MT_DEVICE
  260. }
  261. };
  262. static void __init jornada720_map_io(void)
  263. {
  264. sa1100_map_io();
  265. iotable_init(jornada720_io_desc, ARRAY_SIZE(jornada720_io_desc));
  266. sa1100_register_uart(0, 3);
  267. sa1100_register_uart(1, 1);
  268. }
  269. static struct mtd_partition jornada720_partitions[] = {
  270. {
  271. .name = "JORNADA720 boot firmware",
  272. .size = 0x00040000,
  273. .offset = 0,
  274. .mask_flags = MTD_WRITEABLE, /* force read-only */
  275. }, {
  276. .name = "JORNADA720 kernel",
  277. .size = 0x000c0000,
  278. .offset = 0x00040000,
  279. }, {
  280. .name = "JORNADA720 params",
  281. .size = 0x00040000,
  282. .offset = 0x00100000,
  283. }, {
  284. .name = "JORNADA720 initrd",
  285. .size = 0x00100000,
  286. .offset = 0x00140000,
  287. }, {
  288. .name = "JORNADA720 root cramfs",
  289. .size = 0x00300000,
  290. .offset = 0x00240000,
  291. }, {
  292. .name = "JORNADA720 usr cramfs",
  293. .size = 0x00800000,
  294. .offset = 0x00540000,
  295. }, {
  296. .name = "JORNADA720 usr local",
  297. .size = 0, /* will expand to the end of the flash */
  298. .offset = 0x00d00000,
  299. }
  300. };
  301. static void jornada720_set_vpp(int vpp)
  302. {
  303. if (vpp)
  304. /* enabling flash write (line 470 of HP's doc) */
  305. PPSR |= PPC_LDD7;
  306. else
  307. /* disabling flash write (line 470 of HP's doc) */
  308. PPSR &= ~PPC_LDD7;
  309. PPDR |= PPC_LDD7;
  310. }
  311. static struct flash_platform_data jornada720_flash_data = {
  312. .map_name = "cfi_probe",
  313. .set_vpp = jornada720_set_vpp,
  314. .parts = jornada720_partitions,
  315. .nr_parts = ARRAY_SIZE(jornada720_partitions),
  316. };
  317. static struct resource jornada720_flash_resource =
  318. DEFINE_RES_MEM(SA1100_CS0_PHYS, SZ_32M);
  319. static void __init jornada720_mach_init(void)
  320. {
  321. sa11x0_register_mtd(&jornada720_flash_data, &jornada720_flash_resource, 1);
  322. }
  323. MACHINE_START(JORNADA720, "HP Jornada 720")
  324. /* Maintainer: Kristoffer Ericson <Kristoffer.Ericson@gmail.com> */
  325. .atag_offset = 0x100,
  326. .map_io = jornada720_map_io,
  327. .nr_irqs = SA1100_NR_IRQS,
  328. .init_irq = sa1100_init_irq,
  329. .init_time = sa1100_timer_init,
  330. .init_machine = jornada720_mach_init,
  331. .init_late = sa11x0_init_late,
  332. #ifdef CONFIG_SA1111
  333. .dma_zone_size = SZ_1M,
  334. #endif
  335. .restart = sa11x0_restart,
  336. MACHINE_END