irqs.h 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. #ifndef __ASM_MACH_IRQS_H
  3. #define __ASM_MACH_IRQS_H
  4. /*
  5. * Interrupt numbers for PXA168
  6. */
  7. #define IRQ_PXA168_NONE (-1)
  8. #define IRQ_PXA168_SSP4 0
  9. #define IRQ_PXA168_SSP3 1
  10. #define IRQ_PXA168_SSP2 2
  11. #define IRQ_PXA168_SSP1 3
  12. #define IRQ_PXA168_PMIC_INT 4
  13. #define IRQ_PXA168_RTC_INT 5
  14. #define IRQ_PXA168_RTC_ALARM 6
  15. #define IRQ_PXA168_TWSI0 7
  16. #define IRQ_PXA168_GPU 8
  17. #define IRQ_PXA168_KEYPAD 9
  18. #define IRQ_PXA168_ONEWIRE 12
  19. #define IRQ_PXA168_TIMER1 13
  20. #define IRQ_PXA168_TIMER2 14
  21. #define IRQ_PXA168_TIMER3 15
  22. #define IRQ_PXA168_CMU 16
  23. #define IRQ_PXA168_SSP5 17
  24. #define IRQ_PXA168_MSP_WAKEUP 19
  25. #define IRQ_PXA168_CF_WAKEUP 20
  26. #define IRQ_PXA168_XD_WAKEUP 21
  27. #define IRQ_PXA168_MFU 22
  28. #define IRQ_PXA168_MSP 23
  29. #define IRQ_PXA168_CF 24
  30. #define IRQ_PXA168_XD 25
  31. #define IRQ_PXA168_DDR_INT 26
  32. #define IRQ_PXA168_UART1 27
  33. #define IRQ_PXA168_UART2 28
  34. #define IRQ_PXA168_UART3 29
  35. #define IRQ_PXA168_WDT 35
  36. #define IRQ_PXA168_MAIN_PMU 36
  37. #define IRQ_PXA168_FRQ_CHANGE 38
  38. #define IRQ_PXA168_SDH1 39
  39. #define IRQ_PXA168_SDH2 40
  40. #define IRQ_PXA168_LCD 41
  41. #define IRQ_PXA168_CI 42
  42. #define IRQ_PXA168_USB1 44
  43. #define IRQ_PXA168_NAND 45
  44. #define IRQ_PXA168_HIFI_DMA 46
  45. #define IRQ_PXA168_DMA_INT0 47
  46. #define IRQ_PXA168_DMA_INT1 48
  47. #define IRQ_PXA168_GPIOX 49
  48. #define IRQ_PXA168_USB2 51
  49. #define IRQ_PXA168_AC97 57
  50. #define IRQ_PXA168_TWSI1 58
  51. #define IRQ_PXA168_AP_PMU 60
  52. #define IRQ_PXA168_SM_INT 63
  53. /*
  54. * Interrupt numbers for PXA910
  55. */
  56. #define IRQ_PXA910_NONE (-1)
  57. #define IRQ_PXA910_AIRQ 0
  58. #define IRQ_PXA910_SSP3 1
  59. #define IRQ_PXA910_SSP2 2
  60. #define IRQ_PXA910_SSP1 3
  61. #define IRQ_PXA910_PMIC_INT 4
  62. #define IRQ_PXA910_RTC_INT 5
  63. #define IRQ_PXA910_RTC_ALARM 6
  64. #define IRQ_PXA910_TWSI0 7
  65. #define IRQ_PXA910_GPU 8
  66. #define IRQ_PXA910_KEYPAD 9
  67. #define IRQ_PXA910_ROTARY 10
  68. #define IRQ_PXA910_TRACKBALL 11
  69. #define IRQ_PXA910_ONEWIRE 12
  70. #define IRQ_PXA910_AP1_TIMER1 13
  71. #define IRQ_PXA910_AP1_TIMER2 14
  72. #define IRQ_PXA910_AP1_TIMER3 15
  73. #define IRQ_PXA910_IPC_AP0 16
  74. #define IRQ_PXA910_IPC_AP1 17
  75. #define IRQ_PXA910_IPC_AP2 18
  76. #define IRQ_PXA910_IPC_AP3 19
  77. #define IRQ_PXA910_IPC_AP4 20
  78. #define IRQ_PXA910_IPC_CP0 21
  79. #define IRQ_PXA910_IPC_CP1 22
  80. #define IRQ_PXA910_IPC_CP2 23
  81. #define IRQ_PXA910_IPC_CP3 24
  82. #define IRQ_PXA910_IPC_CP4 25
  83. #define IRQ_PXA910_L2_DDR 26
  84. #define IRQ_PXA910_UART2 27
  85. #define IRQ_PXA910_UART3 28
  86. #define IRQ_PXA910_AP2_TIMER1 29
  87. #define IRQ_PXA910_AP2_TIMER2 30
  88. #define IRQ_PXA910_CP2_TIMER1 31
  89. #define IRQ_PXA910_CP2_TIMER2 32
  90. #define IRQ_PXA910_CP2_TIMER3 33
  91. #define IRQ_PXA910_GSSP 34
  92. #define IRQ_PXA910_CP2_WDT 35
  93. #define IRQ_PXA910_MAIN_PMU 36
  94. #define IRQ_PXA910_CP_FREQ_CHG 37
  95. #define IRQ_PXA910_AP_FREQ_CHG 38
  96. #define IRQ_PXA910_MMC 39
  97. #define IRQ_PXA910_AEU 40
  98. #define IRQ_PXA910_LCD 41
  99. #define IRQ_PXA910_CCIC 42
  100. #define IRQ_PXA910_IRE 43
  101. #define IRQ_PXA910_USB1 44
  102. #define IRQ_PXA910_NAND 45
  103. #define IRQ_PXA910_HIFI_DMA 46
  104. #define IRQ_PXA910_DMA_INT0 47
  105. #define IRQ_PXA910_DMA_INT1 48
  106. #define IRQ_PXA910_AP_GPIO 49
  107. #define IRQ_PXA910_AP2_TIMER3 50
  108. #define IRQ_PXA910_USB2 51
  109. #define IRQ_PXA910_TWSI1 54
  110. #define IRQ_PXA910_CP_GPIO 55
  111. #define IRQ_PXA910_UART1 59 /* Slow UART */
  112. #define IRQ_PXA910_AP_PMU 60
  113. #define IRQ_PXA910_SM_INT 63 /* from PinMux */
  114. /*
  115. * Interrupt numbers for MMP2
  116. */
  117. #define IRQ_MMP2_NONE (-1)
  118. #define IRQ_MMP2_SSP1 0
  119. #define IRQ_MMP2_SSP2 1
  120. #define IRQ_MMP2_SSPA1 2
  121. #define IRQ_MMP2_SSPA2 3
  122. #define IRQ_MMP2_PMIC_MUX 4 /* PMIC & Charger */
  123. #define IRQ_MMP2_RTC_MUX 5
  124. #define IRQ_MMP2_TWSI1 7
  125. #define IRQ_MMP2_GPU 8
  126. #define IRQ_MMP2_KEYPAD_MUX 9
  127. #define IRQ_MMP2_ROTARY 10
  128. #define IRQ_MMP2_TRACKBALL 11
  129. #define IRQ_MMP2_ONEWIRE 12
  130. #define IRQ_MMP2_TIMER1 13
  131. #define IRQ_MMP2_TIMER2 14
  132. #define IRQ_MMP2_TIMER3 15
  133. #define IRQ_MMP2_RIPC 16
  134. #define IRQ_MMP2_TWSI_MUX 17 /* TWSI2 ~ TWSI6 */
  135. #define IRQ_MMP2_HDMI 19
  136. #define IRQ_MMP2_SSP3 20
  137. #define IRQ_MMP2_SSP4 21
  138. #define IRQ_MMP2_USB_HS1 22
  139. #define IRQ_MMP2_USB_HS2 23
  140. #define IRQ_MMP2_UART3 24
  141. #define IRQ_MMP2_UART1 27
  142. #define IRQ_MMP2_UART2 28
  143. #define IRQ_MMP2_MIPI_DSI 29
  144. #define IRQ_MMP2_CI2 30
  145. #define IRQ_MMP2_PMU_TIMER1 31
  146. #define IRQ_MMP2_PMU_TIMER2 32
  147. #define IRQ_MMP2_PMU_TIMER3 33
  148. #define IRQ_MMP2_USB_FS 34
  149. #define IRQ_MMP2_MISC_MUX 35
  150. #define IRQ_MMP2_WDT1 36
  151. #define IRQ_MMP2_NAND_DMA 37
  152. #define IRQ_MMP2_USIM 38
  153. #define IRQ_MMP2_MMC 39
  154. #define IRQ_MMP2_WTM 40
  155. #define IRQ_MMP2_LCD 41
  156. #define IRQ_MMP2_CI 42
  157. #define IRQ_MMP2_IRE 43
  158. #define IRQ_MMP2_USB_OTG 44
  159. #define IRQ_MMP2_NAND 45
  160. #define IRQ_MMP2_UART4 46
  161. #define IRQ_MMP2_DMA_FIQ 47
  162. #define IRQ_MMP2_DMA_RIQ 48
  163. #define IRQ_MMP2_GPIO 49
  164. #define IRQ_MMP2_MIPI_HSI1_MUX 51
  165. #define IRQ_MMP2_MMC2 52
  166. #define IRQ_MMP2_MMC3 53
  167. #define IRQ_MMP2_MMC4 54
  168. #define IRQ_MMP2_MIPI_HSI0_MUX 55
  169. #define IRQ_MMP2_MSP 58
  170. #define IRQ_MMP2_MIPI_SLIM_DMA 59
  171. #define IRQ_MMP2_PJ4_FREQ_CHG 60
  172. #define IRQ_MMP2_MIPI_SLIM 62
  173. #define IRQ_MMP2_SM 63
  174. #define IRQ_MMP2_MUX_BASE 64
  175. /* secondary interrupt of INT #4 */
  176. #define IRQ_MMP2_PMIC_BASE (IRQ_MMP2_MUX_BASE)
  177. #define IRQ_MMP2_CHARGER (IRQ_MMP2_PMIC_BASE + 0)
  178. #define IRQ_MMP2_PMIC (IRQ_MMP2_PMIC_BASE + 1)
  179. /* secondary interrupt of INT #5 */
  180. #define IRQ_MMP2_RTC_BASE (IRQ_MMP2_PMIC_BASE + 2)
  181. #define IRQ_MMP2_RTC_ALARM (IRQ_MMP2_RTC_BASE + 0)
  182. #define IRQ_MMP2_RTC (IRQ_MMP2_RTC_BASE + 1)
  183. /* secondary interrupt of INT #9 */
  184. #define IRQ_MMP2_KEYPAD_BASE (IRQ_MMP2_RTC_BASE + 2)
  185. #define IRQ_MMP2_KPC (IRQ_MMP2_KEYPAD_BASE + 0)
  186. #define IRQ_MMP2_ROTORY (IRQ_MMP2_KEYPAD_BASE + 1)
  187. #define IRQ_MMP2_TBALL (IRQ_MMP2_KEYPAD_BASE + 2)
  188. /* secondary interrupt of INT #17 */
  189. #define IRQ_MMP2_TWSI_BASE (IRQ_MMP2_KEYPAD_BASE + 3)
  190. #define IRQ_MMP2_TWSI2 (IRQ_MMP2_TWSI_BASE + 0)
  191. #define IRQ_MMP2_TWSI3 (IRQ_MMP2_TWSI_BASE + 1)
  192. #define IRQ_MMP2_TWSI4 (IRQ_MMP2_TWSI_BASE + 2)
  193. #define IRQ_MMP2_TWSI5 (IRQ_MMP2_TWSI_BASE + 3)
  194. #define IRQ_MMP2_TWSI6 (IRQ_MMP2_TWSI_BASE + 4)
  195. /* secondary interrupt of INT #35 */
  196. #define IRQ_MMP2_MISC_BASE (IRQ_MMP2_TWSI_BASE + 5)
  197. #define IRQ_MMP2_PERF (IRQ_MMP2_MISC_BASE + 0)
  198. #define IRQ_MMP2_L2_PA_ECC (IRQ_MMP2_MISC_BASE + 1)
  199. #define IRQ_MMP2_L2_ECC (IRQ_MMP2_MISC_BASE + 2)
  200. #define IRQ_MMP2_L2_UECC (IRQ_MMP2_MISC_BASE + 3)
  201. #define IRQ_MMP2_DDR (IRQ_MMP2_MISC_BASE + 4)
  202. #define IRQ_MMP2_FAB0_TIMEOUT (IRQ_MMP2_MISC_BASE + 5)
  203. #define IRQ_MMP2_FAB1_TIMEOUT (IRQ_MMP2_MISC_BASE + 6)
  204. #define IRQ_MMP2_FAB2_TIMEOUT (IRQ_MMP2_MISC_BASE + 7)
  205. #define IRQ_MMP2_THERMAL (IRQ_MMP2_MISC_BASE + 9)
  206. #define IRQ_MMP2_MAIN_PMU (IRQ_MMP2_MISC_BASE + 10)
  207. #define IRQ_MMP2_WDT2 (IRQ_MMP2_MISC_BASE + 11)
  208. #define IRQ_MMP2_CORESIGHT (IRQ_MMP2_MISC_BASE + 12)
  209. #define IRQ_MMP2_COMMTX (IRQ_MMP2_MISC_BASE + 13)
  210. #define IRQ_MMP2_COMMRX (IRQ_MMP2_MISC_BASE + 14)
  211. /* secondary interrupt of INT #51 */
  212. #define IRQ_MMP2_MIPI_HSI1_BASE (IRQ_MMP2_MISC_BASE + 15)
  213. #define IRQ_MMP2_HSI1_CAWAKE (IRQ_MMP2_MIPI_HSI1_BASE + 0)
  214. #define IRQ_MMP2_MIPI_HSI_INT1 (IRQ_MMP2_MIPI_HSI1_BASE + 1)
  215. /* secondary interrupt of INT #55 */
  216. #define IRQ_MMP2_MIPI_HSI0_BASE (IRQ_MMP2_MIPI_HSI1_BASE + 2)
  217. #define IRQ_MMP2_HSI0_CAWAKE (IRQ_MMP2_MIPI_HSI0_BASE + 0)
  218. #define IRQ_MMP2_MIPI_HSI_INT0 (IRQ_MMP2_MIPI_HSI0_BASE + 1)
  219. #define IRQ_MMP2_MUX_END (IRQ_MMP2_MIPI_HSI0_BASE + 2)
  220. #define IRQ_GPIO_START 128
  221. #define MMP_NR_BUILTIN_GPIO 192
  222. #define MMP_GPIO_TO_IRQ(gpio) (IRQ_GPIO_START + (gpio))
  223. #define IRQ_BOARD_START (IRQ_GPIO_START + MMP_NR_BUILTIN_GPIO)
  224. #define MMP_NR_IRQS IRQ_BOARD_START
  225. #endif /* __ASM_MACH_IRQS_H */