s3c2442.c 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186
  1. /* linux/arch/arm/mach-s3c2442/s3c2442.c
  2. *
  3. * Copyright (c) 2004-2005 Simtec Electronics
  4. * http://armlinux.simtec.co.uk/
  5. * Ben Dooks <ben@simtec.co.uk>
  6. *
  7. * S3C2442 core and lock support
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  22. */
  23. #include <linux/init.h>
  24. #include <linux/module.h>
  25. #include <linux/kernel.h>
  26. #include <linux/list.h>
  27. #include <linux/errno.h>
  28. #include <linux/err.h>
  29. #include <linux/device.h>
  30. #include <linux/sysdev.h>
  31. #include <linux/syscore_ops.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/ioport.h>
  34. #include <linux/mutex.h>
  35. #include <linux/gpio.h>
  36. #include <linux/clk.h>
  37. #include <linux/io.h>
  38. #include <mach/hardware.h>
  39. #include <asm/atomic.h>
  40. #include <asm/irq.h>
  41. #include <mach/regs-clock.h>
  42. #include <plat/clock.h>
  43. #include <plat/cpu.h>
  44. #include <plat/s3c244x.h>
  45. #include <plat/pm.h>
  46. #include <plat/gpio-core.h>
  47. #include <plat/gpio-cfg.h>
  48. #include <plat/gpio-cfg-helpers.h>
  49. /* S3C2442 extended clock support */
  50. static unsigned long s3c2442_camif_upll_round(struct clk *clk,
  51. unsigned long rate)
  52. {
  53. unsigned long parent_rate = clk_get_rate(clk->parent);
  54. int div;
  55. if (rate > parent_rate)
  56. return parent_rate;
  57. div = parent_rate / rate;
  58. if (div == 3)
  59. return parent_rate / 3;
  60. /* note, we remove the +/- 1 calculations for the divisor */
  61. div /= 2;
  62. if (div < 1)
  63. div = 1;
  64. else if (div > 16)
  65. div = 16;
  66. return parent_rate / (div * 2);
  67. }
  68. static int s3c2442_camif_upll_setrate(struct clk *clk, unsigned long rate)
  69. {
  70. unsigned long parent_rate = clk_get_rate(clk->parent);
  71. unsigned long camdivn = __raw_readl(S3C2440_CAMDIVN);
  72. rate = s3c2442_camif_upll_round(clk, rate);
  73. camdivn &= ~S3C2442_CAMDIVN_CAMCLK_DIV3;
  74. if (rate == parent_rate) {
  75. camdivn &= ~S3C2440_CAMDIVN_CAMCLK_SEL;
  76. } else if ((parent_rate / rate) == 3) {
  77. camdivn |= S3C2440_CAMDIVN_CAMCLK_SEL;
  78. camdivn |= S3C2442_CAMDIVN_CAMCLK_DIV3;
  79. } else {
  80. camdivn &= ~S3C2440_CAMDIVN_CAMCLK_MASK;
  81. camdivn |= S3C2440_CAMDIVN_CAMCLK_SEL;
  82. camdivn |= (((parent_rate / rate) / 2) - 1);
  83. }
  84. __raw_writel(camdivn, S3C2440_CAMDIVN);
  85. return 0;
  86. }
  87. /* Extra S3C2442 clocks */
  88. static struct clk s3c2442_clk_cam = {
  89. .name = "camif",
  90. .id = -1,
  91. .enable = s3c2410_clkcon_enable,
  92. .ctrlbit = S3C2440_CLKCON_CAMERA,
  93. };
  94. static struct clk s3c2442_clk_cam_upll = {
  95. .name = "camif-upll",
  96. .id = -1,
  97. .ops = &(struct clk_ops) {
  98. .set_rate = s3c2442_camif_upll_setrate,
  99. .round_rate = s3c2442_camif_upll_round,
  100. },
  101. };
  102. static int s3c2442_clk_add(struct sys_device *sysdev)
  103. {
  104. struct clk *clock_upll;
  105. struct clk *clock_h;
  106. struct clk *clock_p;
  107. clock_p = clk_get(NULL, "pclk");
  108. clock_h = clk_get(NULL, "hclk");
  109. clock_upll = clk_get(NULL, "upll");
  110. if (IS_ERR(clock_p) || IS_ERR(clock_h) || IS_ERR(clock_upll)) {
  111. printk(KERN_ERR "S3C2442: Failed to get parent clocks\n");
  112. return -EINVAL;
  113. }
  114. s3c2442_clk_cam.parent = clock_h;
  115. s3c2442_clk_cam_upll.parent = clock_upll;
  116. s3c24xx_register_clock(&s3c2442_clk_cam);
  117. s3c24xx_register_clock(&s3c2442_clk_cam_upll);
  118. clk_disable(&s3c2442_clk_cam);
  119. return 0;
  120. }
  121. static struct sysdev_driver s3c2442_clk_driver = {
  122. .add = s3c2442_clk_add,
  123. };
  124. static __init int s3c2442_clk_init(void)
  125. {
  126. return sysdev_driver_register(&s3c2442_sysclass, &s3c2442_clk_driver);
  127. }
  128. arch_initcall(s3c2442_clk_init);
  129. static struct sys_device s3c2442_sysdev = {
  130. .cls = &s3c2442_sysclass,
  131. };
  132. int __init s3c2442_init(void)
  133. {
  134. printk("S3C2442: Initialising architecture\n");
  135. register_syscore_ops(&s3c2410_pm_syscore_ops);
  136. register_syscore_ops(&s3c244x_pm_syscore_ops);
  137. register_syscore_ops(&s3c24xx_irq_syscore_ops);
  138. return sysdev_register(&s3c2442_sysdev);
  139. }
  140. void __init s3c2442_map_io(void)
  141. {
  142. s3c244x_map_io();
  143. s3c24xx_gpiocfg_default.set_pull = s3c_gpio_setpull_1down;
  144. s3c24xx_gpiocfg_default.get_pull = s3c_gpio_getpull_1down;
  145. }