hwa742.c 27 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072
  1. /*
  2. * Epson HWA742 LCD controller driver
  3. *
  4. * Copyright (C) 2004-2005 Nokia Corporation
  5. * Authors: Juha Yrjölä <juha.yrjola@nokia.com>
  6. * Imre Deak <imre.deak@nokia.com>
  7. * YUV support: Jussi Laako <jussi.laako@nokia.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the
  11. * Free Software Foundation; either version 2 of the License, or (at your
  12. * option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful, but
  15. * WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  17. * General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along
  20. * with this program; if not, write to the Free Software Foundation, Inc.,
  21. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  22. */
  23. #include <linux/module.h>
  24. #include <linux/mm.h>
  25. #include <linux/fb.h>
  26. #include <linux/delay.h>
  27. #include <linux/clk.h>
  28. #include <linux/interrupt.h>
  29. #include <plat/dma.h>
  30. #include <plat/hwa742.h>
  31. #include "omapfb.h"
  32. #define HWA742_REV_CODE_REG 0x0
  33. #define HWA742_CONFIG_REG 0x2
  34. #define HWA742_PLL_DIV_REG 0x4
  35. #define HWA742_PLL_0_REG 0x6
  36. #define HWA742_PLL_1_REG 0x8
  37. #define HWA742_PLL_2_REG 0xa
  38. #define HWA742_PLL_3_REG 0xc
  39. #define HWA742_PLL_4_REG 0xe
  40. #define HWA742_CLK_SRC_REG 0x12
  41. #define HWA742_PANEL_TYPE_REG 0x14
  42. #define HWA742_H_DISP_REG 0x16
  43. #define HWA742_H_NDP_REG 0x18
  44. #define HWA742_V_DISP_1_REG 0x1a
  45. #define HWA742_V_DISP_2_REG 0x1c
  46. #define HWA742_V_NDP_REG 0x1e
  47. #define HWA742_HS_W_REG 0x20
  48. #define HWA742_HP_S_REG 0x22
  49. #define HWA742_VS_W_REG 0x24
  50. #define HWA742_VP_S_REG 0x26
  51. #define HWA742_PCLK_POL_REG 0x28
  52. #define HWA742_INPUT_MODE_REG 0x2a
  53. #define HWA742_TRANSL_MODE_REG1 0x2e
  54. #define HWA742_DISP_MODE_REG 0x34
  55. #define HWA742_WINDOW_TYPE 0x36
  56. #define HWA742_WINDOW_X_START_0 0x38
  57. #define HWA742_WINDOW_X_START_1 0x3a
  58. #define HWA742_WINDOW_Y_START_0 0x3c
  59. #define HWA742_WINDOW_Y_START_1 0x3e
  60. #define HWA742_WINDOW_X_END_0 0x40
  61. #define HWA742_WINDOW_X_END_1 0x42
  62. #define HWA742_WINDOW_Y_END_0 0x44
  63. #define HWA742_WINDOW_Y_END_1 0x46
  64. #define HWA742_MEMORY_WRITE_LSB 0x48
  65. #define HWA742_MEMORY_WRITE_MSB 0x49
  66. #define HWA742_MEMORY_READ_0 0x4a
  67. #define HWA742_MEMORY_READ_1 0x4c
  68. #define HWA742_MEMORY_READ_2 0x4e
  69. #define HWA742_POWER_SAVE 0x56
  70. #define HWA742_NDP_CTRL 0x58
  71. #define HWA742_AUTO_UPDATE_TIME (HZ / 20)
  72. /* Reserve 4 request slots for requests in irq context */
  73. #define REQ_POOL_SIZE 24
  74. #define IRQ_REQ_POOL_SIZE 4
  75. #define REQ_FROM_IRQ_POOL 0x01
  76. #define REQ_COMPLETE 0
  77. #define REQ_PENDING 1
  78. struct update_param {
  79. int x, y, width, height;
  80. int color_mode;
  81. int flags;
  82. };
  83. struct hwa742_request {
  84. struct list_head entry;
  85. unsigned int flags;
  86. int (*handler)(struct hwa742_request *req);
  87. void (*complete)(void *data);
  88. void *complete_data;
  89. union {
  90. struct update_param update;
  91. struct completion *sync;
  92. } par;
  93. };
  94. struct {
  95. enum omapfb_update_mode update_mode;
  96. enum omapfb_update_mode update_mode_before_suspend;
  97. struct timer_list auto_update_timer;
  98. int stop_auto_update;
  99. struct omapfb_update_window auto_update_window;
  100. unsigned te_connected:1;
  101. unsigned vsync_only:1;
  102. struct hwa742_request req_pool[REQ_POOL_SIZE];
  103. struct list_head pending_req_list;
  104. struct list_head free_req_list;
  105. struct semaphore req_sema;
  106. spinlock_t req_lock;
  107. struct extif_timings reg_timings, lut_timings;
  108. int prev_color_mode;
  109. int prev_flags;
  110. int window_type;
  111. u32 max_transmit_size;
  112. u32 extif_clk_period;
  113. unsigned long pix_tx_time;
  114. unsigned long line_upd_time;
  115. struct omapfb_device *fbdev;
  116. struct lcd_ctrl_extif *extif;
  117. const struct lcd_ctrl *int_ctrl;
  118. struct clk *sys_ck;
  119. } hwa742;
  120. struct lcd_ctrl hwa742_ctrl;
  121. static u8 hwa742_read_reg(u8 reg)
  122. {
  123. u8 data;
  124. hwa742.extif->set_bits_per_cycle(8);
  125. hwa742.extif->write_command(&reg, 1);
  126. hwa742.extif->read_data(&data, 1);
  127. return data;
  128. }
  129. static void hwa742_write_reg(u8 reg, u8 data)
  130. {
  131. hwa742.extif->set_bits_per_cycle(8);
  132. hwa742.extif->write_command(&reg, 1);
  133. hwa742.extif->write_data(&data, 1);
  134. }
  135. static void set_window_regs(int x_start, int y_start, int x_end, int y_end)
  136. {
  137. u8 tmp[8];
  138. u8 cmd;
  139. x_end--;
  140. y_end--;
  141. tmp[0] = x_start;
  142. tmp[1] = x_start >> 8;
  143. tmp[2] = y_start;
  144. tmp[3] = y_start >> 8;
  145. tmp[4] = x_end;
  146. tmp[5] = x_end >> 8;
  147. tmp[6] = y_end;
  148. tmp[7] = y_end >> 8;
  149. hwa742.extif->set_bits_per_cycle(8);
  150. cmd = HWA742_WINDOW_X_START_0;
  151. hwa742.extif->write_command(&cmd, 1);
  152. hwa742.extif->write_data(tmp, 8);
  153. }
  154. static void set_format_regs(int conv, int transl, int flags)
  155. {
  156. if (flags & OMAPFB_FORMAT_FLAG_DOUBLE) {
  157. hwa742.window_type = ((hwa742.window_type & 0xfc) | 0x01);
  158. #ifdef VERBOSE
  159. dev_dbg(hwa742.fbdev->dev, "hwa742: enabled pixel doubling\n");
  160. #endif
  161. } else {
  162. hwa742.window_type = (hwa742.window_type & 0xfc);
  163. #ifdef VERBOSE
  164. dev_dbg(hwa742.fbdev->dev, "hwa742: disabled pixel doubling\n");
  165. #endif
  166. }
  167. hwa742_write_reg(HWA742_INPUT_MODE_REG, conv);
  168. hwa742_write_reg(HWA742_TRANSL_MODE_REG1, transl);
  169. hwa742_write_reg(HWA742_WINDOW_TYPE, hwa742.window_type);
  170. }
  171. static void enable_tearsync(int y, int width, int height, int screen_height,
  172. int force_vsync)
  173. {
  174. u8 b;
  175. b = hwa742_read_reg(HWA742_NDP_CTRL);
  176. b |= 1 << 2;
  177. hwa742_write_reg(HWA742_NDP_CTRL, b);
  178. if (likely(hwa742.vsync_only || force_vsync)) {
  179. hwa742.extif->enable_tearsync(1, 0);
  180. return;
  181. }
  182. if (width * hwa742.pix_tx_time < hwa742.line_upd_time) {
  183. hwa742.extif->enable_tearsync(1, 0);
  184. return;
  185. }
  186. if ((width * hwa742.pix_tx_time / 1000) * height <
  187. (y + height) * (hwa742.line_upd_time / 1000)) {
  188. hwa742.extif->enable_tearsync(1, 0);
  189. return;
  190. }
  191. hwa742.extif->enable_tearsync(1, y + 1);
  192. }
  193. static void disable_tearsync(void)
  194. {
  195. u8 b;
  196. hwa742.extif->enable_tearsync(0, 0);
  197. b = hwa742_read_reg(HWA742_NDP_CTRL);
  198. b &= ~(1 << 2);
  199. hwa742_write_reg(HWA742_NDP_CTRL, b);
  200. }
  201. static inline struct hwa742_request *alloc_req(void)
  202. {
  203. unsigned long flags;
  204. struct hwa742_request *req;
  205. int req_flags = 0;
  206. if (!in_interrupt())
  207. down(&hwa742.req_sema);
  208. else
  209. req_flags = REQ_FROM_IRQ_POOL;
  210. spin_lock_irqsave(&hwa742.req_lock, flags);
  211. BUG_ON(list_empty(&hwa742.free_req_list));
  212. req = list_entry(hwa742.free_req_list.next,
  213. struct hwa742_request, entry);
  214. list_del(&req->entry);
  215. spin_unlock_irqrestore(&hwa742.req_lock, flags);
  216. INIT_LIST_HEAD(&req->entry);
  217. req->flags = req_flags;
  218. return req;
  219. }
  220. static inline void free_req(struct hwa742_request *req)
  221. {
  222. unsigned long flags;
  223. spin_lock_irqsave(&hwa742.req_lock, flags);
  224. list_move(&req->entry, &hwa742.free_req_list);
  225. if (!(req->flags & REQ_FROM_IRQ_POOL))
  226. up(&hwa742.req_sema);
  227. spin_unlock_irqrestore(&hwa742.req_lock, flags);
  228. }
  229. static void process_pending_requests(void)
  230. {
  231. unsigned long flags;
  232. spin_lock_irqsave(&hwa742.req_lock, flags);
  233. while (!list_empty(&hwa742.pending_req_list)) {
  234. struct hwa742_request *req;
  235. void (*complete)(void *);
  236. void *complete_data;
  237. req = list_entry(hwa742.pending_req_list.next,
  238. struct hwa742_request, entry);
  239. spin_unlock_irqrestore(&hwa742.req_lock, flags);
  240. if (req->handler(req) == REQ_PENDING)
  241. return;
  242. complete = req->complete;
  243. complete_data = req->complete_data;
  244. free_req(req);
  245. if (complete)
  246. complete(complete_data);
  247. spin_lock_irqsave(&hwa742.req_lock, flags);
  248. }
  249. spin_unlock_irqrestore(&hwa742.req_lock, flags);
  250. }
  251. static void submit_req_list(struct list_head *head)
  252. {
  253. unsigned long flags;
  254. int process = 1;
  255. spin_lock_irqsave(&hwa742.req_lock, flags);
  256. if (likely(!list_empty(&hwa742.pending_req_list)))
  257. process = 0;
  258. list_splice_init(head, hwa742.pending_req_list.prev);
  259. spin_unlock_irqrestore(&hwa742.req_lock, flags);
  260. if (process)
  261. process_pending_requests();
  262. }
  263. static void request_complete(void *data)
  264. {
  265. struct hwa742_request *req = (struct hwa742_request *)data;
  266. void (*complete)(void *);
  267. void *complete_data;
  268. complete = req->complete;
  269. complete_data = req->complete_data;
  270. free_req(req);
  271. if (complete)
  272. complete(complete_data);
  273. process_pending_requests();
  274. }
  275. static int send_frame_handler(struct hwa742_request *req)
  276. {
  277. struct update_param *par = &req->par.update;
  278. int x = par->x;
  279. int y = par->y;
  280. int w = par->width;
  281. int h = par->height;
  282. int bpp;
  283. int conv, transl;
  284. unsigned long offset;
  285. int color_mode = par->color_mode;
  286. int flags = par->flags;
  287. int scr_width = hwa742.fbdev->panel->x_res;
  288. int scr_height = hwa742.fbdev->panel->y_res;
  289. #ifdef VERBOSE
  290. dev_dbg(hwa742.fbdev->dev, "x %d y %d w %d h %d scr_width %d "
  291. "color_mode %d flags %d\n",
  292. x, y, w, h, scr_width, color_mode, flags);
  293. #endif
  294. switch (color_mode) {
  295. case OMAPFB_COLOR_YUV422:
  296. bpp = 16;
  297. conv = 0x08;
  298. transl = 0x25;
  299. break;
  300. case OMAPFB_COLOR_YUV420:
  301. bpp = 12;
  302. conv = 0x09;
  303. transl = 0x25;
  304. break;
  305. case OMAPFB_COLOR_RGB565:
  306. bpp = 16;
  307. conv = 0x01;
  308. transl = 0x05;
  309. break;
  310. default:
  311. return -EINVAL;
  312. }
  313. if (hwa742.prev_flags != flags ||
  314. hwa742.prev_color_mode != color_mode) {
  315. set_format_regs(conv, transl, flags);
  316. hwa742.prev_color_mode = color_mode;
  317. hwa742.prev_flags = flags;
  318. }
  319. flags = req->par.update.flags;
  320. if (flags & OMAPFB_FORMAT_FLAG_TEARSYNC)
  321. enable_tearsync(y, scr_width, h, scr_height,
  322. flags & OMAPFB_FORMAT_FLAG_FORCE_VSYNC);
  323. else
  324. disable_tearsync();
  325. set_window_regs(x, y, x + w, y + h);
  326. offset = (scr_width * y + x) * bpp / 8;
  327. hwa742.int_ctrl->setup_plane(OMAPFB_PLANE_GFX,
  328. OMAPFB_CHANNEL_OUT_LCD, offset, scr_width, 0, 0, w, h,
  329. color_mode);
  330. hwa742.extif->set_bits_per_cycle(16);
  331. hwa742.int_ctrl->enable_plane(OMAPFB_PLANE_GFX, 1);
  332. hwa742.extif->transfer_area(w, h, request_complete, req);
  333. return REQ_PENDING;
  334. }
  335. static void send_frame_complete(void *data)
  336. {
  337. hwa742.int_ctrl->enable_plane(OMAPFB_PLANE_GFX, 0);
  338. }
  339. #define ADD_PREQ(_x, _y, _w, _h) do { \
  340. req = alloc_req(); \
  341. req->handler = send_frame_handler; \
  342. req->complete = send_frame_complete; \
  343. req->par.update.x = _x; \
  344. req->par.update.y = _y; \
  345. req->par.update.width = _w; \
  346. req->par.update.height = _h; \
  347. req->par.update.color_mode = color_mode;\
  348. req->par.update.flags = flags; \
  349. list_add_tail(&req->entry, req_head); \
  350. } while(0)
  351. static void create_req_list(struct omapfb_update_window *win,
  352. struct list_head *req_head)
  353. {
  354. struct hwa742_request *req;
  355. int x = win->x;
  356. int y = win->y;
  357. int width = win->width;
  358. int height = win->height;
  359. int color_mode;
  360. int flags;
  361. flags = win->format & ~OMAPFB_FORMAT_MASK;
  362. color_mode = win->format & OMAPFB_FORMAT_MASK;
  363. if (x & 1) {
  364. ADD_PREQ(x, y, 1, height);
  365. width--;
  366. x++;
  367. flags &= ~OMAPFB_FORMAT_FLAG_TEARSYNC;
  368. }
  369. if (width & ~1) {
  370. unsigned int xspan = width & ~1;
  371. unsigned int ystart = y;
  372. unsigned int yspan = height;
  373. if (xspan * height * 2 > hwa742.max_transmit_size) {
  374. yspan = hwa742.max_transmit_size / (xspan * 2);
  375. ADD_PREQ(x, ystart, xspan, yspan);
  376. ystart += yspan;
  377. yspan = height - yspan;
  378. flags &= ~OMAPFB_FORMAT_FLAG_TEARSYNC;
  379. }
  380. ADD_PREQ(x, ystart, xspan, yspan);
  381. x += xspan;
  382. width -= xspan;
  383. flags &= ~OMAPFB_FORMAT_FLAG_TEARSYNC;
  384. }
  385. if (width)
  386. ADD_PREQ(x, y, 1, height);
  387. }
  388. static void auto_update_complete(void *data)
  389. {
  390. if (!hwa742.stop_auto_update)
  391. mod_timer(&hwa742.auto_update_timer,
  392. jiffies + HWA742_AUTO_UPDATE_TIME);
  393. }
  394. static void hwa742_update_window_auto(unsigned long arg)
  395. {
  396. LIST_HEAD(req_list);
  397. struct hwa742_request *last;
  398. create_req_list(&hwa742.auto_update_window, &req_list);
  399. last = list_entry(req_list.prev, struct hwa742_request, entry);
  400. last->complete = auto_update_complete;
  401. last->complete_data = NULL;
  402. submit_req_list(&req_list);
  403. }
  404. int hwa742_update_window_async(struct fb_info *fbi,
  405. struct omapfb_update_window *win,
  406. void (*complete_callback)(void *arg),
  407. void *complete_callback_data)
  408. {
  409. LIST_HEAD(req_list);
  410. struct hwa742_request *last;
  411. int r = 0;
  412. if (hwa742.update_mode != OMAPFB_MANUAL_UPDATE) {
  413. dev_dbg(hwa742.fbdev->dev, "invalid update mode\n");
  414. r = -EINVAL;
  415. goto out;
  416. }
  417. if (unlikely(win->format &
  418. ~(0x03 | OMAPFB_FORMAT_FLAG_DOUBLE |
  419. OMAPFB_FORMAT_FLAG_TEARSYNC | OMAPFB_FORMAT_FLAG_FORCE_VSYNC))) {
  420. dev_dbg(hwa742.fbdev->dev, "invalid window flag\n");
  421. r = -EINVAL;
  422. goto out;
  423. }
  424. create_req_list(win, &req_list);
  425. last = list_entry(req_list.prev, struct hwa742_request, entry);
  426. last->complete = complete_callback;
  427. last->complete_data = (void *)complete_callback_data;
  428. submit_req_list(&req_list);
  429. out:
  430. return r;
  431. }
  432. EXPORT_SYMBOL(hwa742_update_window_async);
  433. static int hwa742_setup_plane(int plane, int channel_out,
  434. unsigned long offset, int screen_width,
  435. int pos_x, int pos_y, int width, int height,
  436. int color_mode)
  437. {
  438. if (plane != OMAPFB_PLANE_GFX ||
  439. channel_out != OMAPFB_CHANNEL_OUT_LCD)
  440. return -EINVAL;
  441. return 0;
  442. }
  443. static int hwa742_enable_plane(int plane, int enable)
  444. {
  445. if (plane != 0)
  446. return -EINVAL;
  447. hwa742.int_ctrl->enable_plane(plane, enable);
  448. return 0;
  449. }
  450. static int sync_handler(struct hwa742_request *req)
  451. {
  452. complete(req->par.sync);
  453. return REQ_COMPLETE;
  454. }
  455. static void hwa742_sync(void)
  456. {
  457. LIST_HEAD(req_list);
  458. struct hwa742_request *req;
  459. struct completion comp;
  460. req = alloc_req();
  461. req->handler = sync_handler;
  462. req->complete = NULL;
  463. init_completion(&comp);
  464. req->par.sync = &comp;
  465. list_add(&req->entry, &req_list);
  466. submit_req_list(&req_list);
  467. wait_for_completion(&comp);
  468. }
  469. static void hwa742_bind_client(struct omapfb_notifier_block *nb)
  470. {
  471. dev_dbg(hwa742.fbdev->dev, "update_mode %d\n", hwa742.update_mode);
  472. if (hwa742.update_mode == OMAPFB_MANUAL_UPDATE) {
  473. omapfb_notify_clients(hwa742.fbdev, OMAPFB_EVENT_READY);
  474. }
  475. }
  476. static int hwa742_set_update_mode(enum omapfb_update_mode mode)
  477. {
  478. if (mode != OMAPFB_MANUAL_UPDATE && mode != OMAPFB_AUTO_UPDATE &&
  479. mode != OMAPFB_UPDATE_DISABLED)
  480. return -EINVAL;
  481. if (mode == hwa742.update_mode)
  482. return 0;
  483. dev_info(hwa742.fbdev->dev, "HWA742: setting update mode to %s\n",
  484. mode == OMAPFB_UPDATE_DISABLED ? "disabled" :
  485. (mode == OMAPFB_AUTO_UPDATE ? "auto" : "manual"));
  486. switch (hwa742.update_mode) {
  487. case OMAPFB_MANUAL_UPDATE:
  488. omapfb_notify_clients(hwa742.fbdev, OMAPFB_EVENT_DISABLED);
  489. break;
  490. case OMAPFB_AUTO_UPDATE:
  491. hwa742.stop_auto_update = 1;
  492. del_timer_sync(&hwa742.auto_update_timer);
  493. break;
  494. case OMAPFB_UPDATE_DISABLED:
  495. break;
  496. }
  497. hwa742.update_mode = mode;
  498. hwa742_sync();
  499. hwa742.stop_auto_update = 0;
  500. switch (mode) {
  501. case OMAPFB_MANUAL_UPDATE:
  502. omapfb_notify_clients(hwa742.fbdev, OMAPFB_EVENT_READY);
  503. break;
  504. case OMAPFB_AUTO_UPDATE:
  505. hwa742_update_window_auto(0);
  506. break;
  507. case OMAPFB_UPDATE_DISABLED:
  508. break;
  509. }
  510. return 0;
  511. }
  512. static enum omapfb_update_mode hwa742_get_update_mode(void)
  513. {
  514. return hwa742.update_mode;
  515. }
  516. static unsigned long round_to_extif_ticks(unsigned long ps, int div)
  517. {
  518. int bus_tick = hwa742.extif_clk_period * div;
  519. return (ps + bus_tick - 1) / bus_tick * bus_tick;
  520. }
  521. static int calc_reg_timing(unsigned long sysclk, int div)
  522. {
  523. struct extif_timings *t;
  524. unsigned long systim;
  525. /* CSOnTime 0, WEOnTime 2 ns, REOnTime 2 ns,
  526. * AccessTime 2 ns + 12.2 ns (regs),
  527. * WEOffTime = WEOnTime + 1 ns,
  528. * REOffTime = REOnTime + 16 ns (regs),
  529. * CSOffTime = REOffTime + 1 ns
  530. * ReadCycle = 2ns + 2*SYSCLK (regs),
  531. * WriteCycle = 2*SYSCLK + 2 ns,
  532. * CSPulseWidth = 10 ns */
  533. systim = 1000000000 / (sysclk / 1000);
  534. dev_dbg(hwa742.fbdev->dev, "HWA742 systim %lu ps extif_clk_period %u ps"
  535. "extif_clk_div %d\n", systim, hwa742.extif_clk_period, div);
  536. t = &hwa742.reg_timings;
  537. memset(t, 0, sizeof(*t));
  538. t->clk_div = div;
  539. t->cs_on_time = 0;
  540. t->we_on_time = round_to_extif_ticks(t->cs_on_time + 2000, div);
  541. t->re_on_time = round_to_extif_ticks(t->cs_on_time + 2000, div);
  542. t->access_time = round_to_extif_ticks(t->re_on_time + 12200, div);
  543. t->we_off_time = round_to_extif_ticks(t->we_on_time + 1000, div);
  544. t->re_off_time = round_to_extif_ticks(t->re_on_time + 16000, div);
  545. t->cs_off_time = round_to_extif_ticks(t->re_off_time + 1000, div);
  546. t->we_cycle_time = round_to_extif_ticks(2 * systim + 2000, div);
  547. if (t->we_cycle_time < t->we_off_time)
  548. t->we_cycle_time = t->we_off_time;
  549. t->re_cycle_time = round_to_extif_ticks(2 * systim + 2000, div);
  550. if (t->re_cycle_time < t->re_off_time)
  551. t->re_cycle_time = t->re_off_time;
  552. t->cs_pulse_width = 0;
  553. dev_dbg(hwa742.fbdev->dev, "[reg]cson %d csoff %d reon %d reoff %d\n",
  554. t->cs_on_time, t->cs_off_time, t->re_on_time, t->re_off_time);
  555. dev_dbg(hwa742.fbdev->dev, "[reg]weon %d weoff %d recyc %d wecyc %d\n",
  556. t->we_on_time, t->we_off_time, t->re_cycle_time,
  557. t->we_cycle_time);
  558. dev_dbg(hwa742.fbdev->dev, "[reg]rdaccess %d cspulse %d\n",
  559. t->access_time, t->cs_pulse_width);
  560. return hwa742.extif->convert_timings(t);
  561. }
  562. static int calc_lut_timing(unsigned long sysclk, int div)
  563. {
  564. struct extif_timings *t;
  565. unsigned long systim;
  566. /* CSOnTime 0, WEOnTime 2 ns, REOnTime 2 ns,
  567. * AccessTime 2 ns + 4 * SYSCLK + 26 (lut),
  568. * WEOffTime = WEOnTime + 1 ns,
  569. * REOffTime = REOnTime + 4*SYSCLK + 26 ns (lut),
  570. * CSOffTime = REOffTime + 1 ns
  571. * ReadCycle = 2ns + 4*SYSCLK + 26 ns (lut),
  572. * WriteCycle = 2*SYSCLK + 2 ns,
  573. * CSPulseWidth = 10 ns
  574. */
  575. systim = 1000000000 / (sysclk / 1000);
  576. dev_dbg(hwa742.fbdev->dev, "HWA742 systim %lu ps extif_clk_period %u ps"
  577. "extif_clk_div %d\n", systim, hwa742.extif_clk_period, div);
  578. t = &hwa742.lut_timings;
  579. memset(t, 0, sizeof(*t));
  580. t->clk_div = div;
  581. t->cs_on_time = 0;
  582. t->we_on_time = round_to_extif_ticks(t->cs_on_time + 2000, div);
  583. t->re_on_time = round_to_extif_ticks(t->cs_on_time + 2000, div);
  584. t->access_time = round_to_extif_ticks(t->re_on_time + 4 * systim +
  585. 26000, div);
  586. t->we_off_time = round_to_extif_ticks(t->we_on_time + 1000, div);
  587. t->re_off_time = round_to_extif_ticks(t->re_on_time + 4 * systim +
  588. 26000, div);
  589. t->cs_off_time = round_to_extif_ticks(t->re_off_time + 1000, div);
  590. t->we_cycle_time = round_to_extif_ticks(2 * systim + 2000, div);
  591. if (t->we_cycle_time < t->we_off_time)
  592. t->we_cycle_time = t->we_off_time;
  593. t->re_cycle_time = round_to_extif_ticks(2000 + 4 * systim + 26000, div);
  594. if (t->re_cycle_time < t->re_off_time)
  595. t->re_cycle_time = t->re_off_time;
  596. t->cs_pulse_width = 0;
  597. dev_dbg(hwa742.fbdev->dev, "[lut]cson %d csoff %d reon %d reoff %d\n",
  598. t->cs_on_time, t->cs_off_time, t->re_on_time, t->re_off_time);
  599. dev_dbg(hwa742.fbdev->dev, "[lut]weon %d weoff %d recyc %d wecyc %d\n",
  600. t->we_on_time, t->we_off_time, t->re_cycle_time,
  601. t->we_cycle_time);
  602. dev_dbg(hwa742.fbdev->dev, "[lut]rdaccess %d cspulse %d\n",
  603. t->access_time, t->cs_pulse_width);
  604. return hwa742.extif->convert_timings(t);
  605. }
  606. static int calc_extif_timings(unsigned long sysclk, int *extif_mem_div)
  607. {
  608. int max_clk_div;
  609. int div;
  610. hwa742.extif->get_clk_info(&hwa742.extif_clk_period, &max_clk_div);
  611. for (div = 1; div < max_clk_div; div++) {
  612. if (calc_reg_timing(sysclk, div) == 0)
  613. break;
  614. }
  615. if (div >= max_clk_div)
  616. goto err;
  617. *extif_mem_div = div;
  618. for (div = 1; div < max_clk_div; div++) {
  619. if (calc_lut_timing(sysclk, div) == 0)
  620. break;
  621. }
  622. if (div >= max_clk_div)
  623. goto err;
  624. return 0;
  625. err:
  626. dev_err(hwa742.fbdev->dev, "can't setup timings\n");
  627. return -1;
  628. }
  629. static void calc_hwa742_clk_rates(unsigned long ext_clk,
  630. unsigned long *sys_clk, unsigned long *pix_clk)
  631. {
  632. int pix_clk_src;
  633. int sys_div = 0, sys_mul = 0;
  634. int pix_div;
  635. pix_clk_src = hwa742_read_reg(HWA742_CLK_SRC_REG);
  636. pix_div = ((pix_clk_src >> 3) & 0x1f) + 1;
  637. if ((pix_clk_src & (0x3 << 1)) == 0) {
  638. /* Source is the PLL */
  639. sys_div = (hwa742_read_reg(HWA742_PLL_DIV_REG) & 0x3f) + 1;
  640. sys_mul = (hwa742_read_reg(HWA742_PLL_4_REG) & 0x7f) + 1;
  641. *sys_clk = ext_clk * sys_mul / sys_div;
  642. } else /* else source is ext clk, or oscillator */
  643. *sys_clk = ext_clk;
  644. *pix_clk = *sys_clk / pix_div; /* HZ */
  645. dev_dbg(hwa742.fbdev->dev,
  646. "ext_clk %ld pix_src %d pix_div %d sys_div %d sys_mul %d\n",
  647. ext_clk, pix_clk_src & (0x3 << 1), pix_div, sys_div, sys_mul);
  648. dev_dbg(hwa742.fbdev->dev, "sys_clk %ld pix_clk %ld\n",
  649. *sys_clk, *pix_clk);
  650. }
  651. static int setup_tearsync(unsigned long pix_clk, int extif_div)
  652. {
  653. int hdisp, vdisp;
  654. int hndp, vndp;
  655. int hsw, vsw;
  656. int hs, vs;
  657. int hs_pol_inv, vs_pol_inv;
  658. int use_hsvs, use_ndp;
  659. u8 b;
  660. hsw = hwa742_read_reg(HWA742_HS_W_REG);
  661. vsw = hwa742_read_reg(HWA742_VS_W_REG);
  662. hs_pol_inv = !(hsw & 0x80);
  663. vs_pol_inv = !(vsw & 0x80);
  664. hsw = hsw & 0x7f;
  665. vsw = vsw & 0x3f;
  666. hdisp = (hwa742_read_reg(HWA742_H_DISP_REG) & 0x7f) * 8;
  667. vdisp = hwa742_read_reg(HWA742_V_DISP_1_REG) +
  668. ((hwa742_read_reg(HWA742_V_DISP_2_REG) & 0x3) << 8);
  669. hndp = hwa742_read_reg(HWA742_H_NDP_REG) & 0x7f;
  670. vndp = hwa742_read_reg(HWA742_V_NDP_REG);
  671. /* time to transfer one pixel (16bpp) in ps */
  672. hwa742.pix_tx_time = hwa742.reg_timings.we_cycle_time;
  673. if (hwa742.extif->get_max_tx_rate != NULL) {
  674. /*
  675. * The external interface might have a rate limitation,
  676. * if so, we have to maximize our transfer rate.
  677. */
  678. unsigned long min_tx_time;
  679. unsigned long max_tx_rate = hwa742.extif->get_max_tx_rate();
  680. dev_dbg(hwa742.fbdev->dev, "max_tx_rate %ld HZ\n",
  681. max_tx_rate);
  682. min_tx_time = 1000000000 / (max_tx_rate / 1000); /* ps */
  683. if (hwa742.pix_tx_time < min_tx_time)
  684. hwa742.pix_tx_time = min_tx_time;
  685. }
  686. /* time to update one line in ps */
  687. hwa742.line_upd_time = (hdisp + hndp) * 1000000 / (pix_clk / 1000);
  688. hwa742.line_upd_time *= 1000;
  689. if (hdisp * hwa742.pix_tx_time > hwa742.line_upd_time)
  690. /*
  691. * transfer speed too low, we might have to use both
  692. * HS and VS
  693. */
  694. use_hsvs = 1;
  695. else
  696. /* decent transfer speed, we'll always use only VS */
  697. use_hsvs = 0;
  698. if (use_hsvs && (hs_pol_inv || vs_pol_inv)) {
  699. /*
  700. * HS or'ed with VS doesn't work, use the active high
  701. * TE signal based on HNDP / VNDP
  702. */
  703. use_ndp = 1;
  704. hs_pol_inv = 0;
  705. vs_pol_inv = 0;
  706. hs = hndp;
  707. vs = vndp;
  708. } else {
  709. /*
  710. * Use HS or'ed with VS as a TE signal if both are needed
  711. * or VNDP if only vsync is needed.
  712. */
  713. use_ndp = 0;
  714. hs = hsw;
  715. vs = vsw;
  716. if (!use_hsvs) {
  717. hs_pol_inv = 0;
  718. vs_pol_inv = 0;
  719. }
  720. }
  721. hs = hs * 1000000 / (pix_clk / 1000); /* ps */
  722. hs *= 1000;
  723. vs = vs * (hdisp + hndp) * 1000000 / (pix_clk / 1000); /* ps */
  724. vs *= 1000;
  725. if (vs <= hs)
  726. return -EDOM;
  727. /* set VS to 120% of HS to minimize VS detection time */
  728. vs = hs * 12 / 10;
  729. /* minimize HS too */
  730. hs = 10000;
  731. b = hwa742_read_reg(HWA742_NDP_CTRL);
  732. b &= ~0x3;
  733. b |= use_hsvs ? 1 : 0;
  734. b |= (use_ndp && use_hsvs) ? 0 : 2;
  735. hwa742_write_reg(HWA742_NDP_CTRL, b);
  736. hwa742.vsync_only = !use_hsvs;
  737. dev_dbg(hwa742.fbdev->dev,
  738. "pix_clk %ld HZ pix_tx_time %ld ps line_upd_time %ld ps\n",
  739. pix_clk, hwa742.pix_tx_time, hwa742.line_upd_time);
  740. dev_dbg(hwa742.fbdev->dev,
  741. "hs %d ps vs %d ps mode %d vsync_only %d\n",
  742. hs, vs, (b & 0x3), !use_hsvs);
  743. return hwa742.extif->setup_tearsync(1, hs, vs,
  744. hs_pol_inv, vs_pol_inv, extif_div);
  745. }
  746. static void hwa742_get_caps(int plane, struct omapfb_caps *caps)
  747. {
  748. hwa742.int_ctrl->get_caps(plane, caps);
  749. caps->ctrl |= OMAPFB_CAPS_MANUAL_UPDATE |
  750. OMAPFB_CAPS_WINDOW_PIXEL_DOUBLE;
  751. if (hwa742.te_connected)
  752. caps->ctrl |= OMAPFB_CAPS_TEARSYNC;
  753. caps->wnd_color |= (1 << OMAPFB_COLOR_RGB565) |
  754. (1 << OMAPFB_COLOR_YUV420);
  755. }
  756. static void hwa742_suspend(void)
  757. {
  758. hwa742.update_mode_before_suspend = hwa742.update_mode;
  759. hwa742_set_update_mode(OMAPFB_UPDATE_DISABLED);
  760. /* Enable sleep mode */
  761. hwa742_write_reg(HWA742_POWER_SAVE, 1 << 1);
  762. clk_disable(hwa742.sys_ck);
  763. }
  764. static void hwa742_resume(void)
  765. {
  766. clk_enable(hwa742.sys_ck);
  767. /* Disable sleep mode */
  768. hwa742_write_reg(HWA742_POWER_SAVE, 0);
  769. while (1) {
  770. /* Loop until PLL output is stabilized */
  771. if (hwa742_read_reg(HWA742_PLL_DIV_REG) & (1 << 7))
  772. break;
  773. set_current_state(TASK_UNINTERRUPTIBLE);
  774. schedule_timeout(msecs_to_jiffies(5));
  775. }
  776. hwa742_set_update_mode(hwa742.update_mode_before_suspend);
  777. }
  778. static int hwa742_init(struct omapfb_device *fbdev, int ext_mode,
  779. struct omapfb_mem_desc *req_vram)
  780. {
  781. int r = 0, i;
  782. u8 rev, conf;
  783. unsigned long ext_clk;
  784. unsigned long sys_clk, pix_clk;
  785. int extif_mem_div;
  786. struct omapfb_platform_data *omapfb_conf;
  787. struct hwa742_platform_data *ctrl_conf;
  788. BUG_ON(!fbdev->ext_if || !fbdev->int_ctrl);
  789. hwa742.fbdev = fbdev;
  790. hwa742.extif = fbdev->ext_if;
  791. hwa742.int_ctrl = fbdev->int_ctrl;
  792. omapfb_conf = fbdev->dev->platform_data;
  793. ctrl_conf = omapfb_conf->ctrl_platform_data;
  794. if (ctrl_conf == NULL) {
  795. dev_err(fbdev->dev, "HWA742: missing platform data\n");
  796. r = -ENOENT;
  797. goto err1;
  798. }
  799. hwa742.sys_ck = clk_get(NULL, "hwa_sys_ck");
  800. spin_lock_init(&hwa742.req_lock);
  801. if ((r = hwa742.int_ctrl->init(fbdev, 1, req_vram)) < 0)
  802. goto err1;
  803. if ((r = hwa742.extif->init(fbdev)) < 0)
  804. goto err2;
  805. ext_clk = clk_get_rate(hwa742.sys_ck);
  806. if ((r = calc_extif_timings(ext_clk, &extif_mem_div)) < 0)
  807. goto err3;
  808. hwa742.extif->set_timings(&hwa742.reg_timings);
  809. clk_enable(hwa742.sys_ck);
  810. calc_hwa742_clk_rates(ext_clk, &sys_clk, &pix_clk);
  811. if ((r = calc_extif_timings(sys_clk, &extif_mem_div)) < 0)
  812. goto err4;
  813. hwa742.extif->set_timings(&hwa742.reg_timings);
  814. rev = hwa742_read_reg(HWA742_REV_CODE_REG);
  815. if ((rev & 0xfc) != 0x80) {
  816. dev_err(fbdev->dev, "HWA742: invalid revision %02x\n", rev);
  817. r = -ENODEV;
  818. goto err4;
  819. }
  820. if (!(hwa742_read_reg(HWA742_PLL_DIV_REG) & 0x80)) {
  821. dev_err(fbdev->dev,
  822. "HWA742: controller not initialized by the bootloader\n");
  823. r = -ENODEV;
  824. goto err4;
  825. }
  826. if (ctrl_conf->te_connected) {
  827. if ((r = setup_tearsync(pix_clk, extif_mem_div)) < 0) {
  828. dev_err(hwa742.fbdev->dev,
  829. "HWA742: can't setup tearing synchronization\n");
  830. goto err4;
  831. }
  832. hwa742.te_connected = 1;
  833. }
  834. hwa742.max_transmit_size = hwa742.extif->max_transmit_size;
  835. hwa742.update_mode = OMAPFB_UPDATE_DISABLED;
  836. hwa742.auto_update_window.x = 0;
  837. hwa742.auto_update_window.y = 0;
  838. hwa742.auto_update_window.width = fbdev->panel->x_res;
  839. hwa742.auto_update_window.height = fbdev->panel->y_res;
  840. hwa742.auto_update_window.format = 0;
  841. init_timer(&hwa742.auto_update_timer);
  842. hwa742.auto_update_timer.function = hwa742_update_window_auto;
  843. hwa742.auto_update_timer.data = 0;
  844. hwa742.prev_color_mode = -1;
  845. hwa742.prev_flags = 0;
  846. hwa742.fbdev = fbdev;
  847. INIT_LIST_HEAD(&hwa742.free_req_list);
  848. INIT_LIST_HEAD(&hwa742.pending_req_list);
  849. for (i = 0; i < ARRAY_SIZE(hwa742.req_pool); i++)
  850. list_add(&hwa742.req_pool[i].entry, &hwa742.free_req_list);
  851. BUG_ON(i <= IRQ_REQ_POOL_SIZE);
  852. sema_init(&hwa742.req_sema, i - IRQ_REQ_POOL_SIZE);
  853. conf = hwa742_read_reg(HWA742_CONFIG_REG);
  854. dev_info(fbdev->dev, ": Epson HWA742 LCD controller rev %d "
  855. "initialized (CNF pins %x)\n", rev & 0x03, conf & 0x07);
  856. return 0;
  857. err4:
  858. clk_disable(hwa742.sys_ck);
  859. err3:
  860. hwa742.extif->cleanup();
  861. err2:
  862. hwa742.int_ctrl->cleanup();
  863. err1:
  864. return r;
  865. }
  866. static void hwa742_cleanup(void)
  867. {
  868. hwa742_set_update_mode(OMAPFB_UPDATE_DISABLED);
  869. hwa742.extif->cleanup();
  870. hwa742.int_ctrl->cleanup();
  871. clk_disable(hwa742.sys_ck);
  872. }
  873. struct lcd_ctrl hwa742_ctrl = {
  874. .name = "hwa742",
  875. .init = hwa742_init,
  876. .cleanup = hwa742_cleanup,
  877. .bind_client = hwa742_bind_client,
  878. .get_caps = hwa742_get_caps,
  879. .set_update_mode = hwa742_set_update_mode,
  880. .get_update_mode = hwa742_get_update_mode,
  881. .setup_plane = hwa742_setup_plane,
  882. .enable_plane = hwa742_enable_plane,
  883. .update_window = hwa742_update_window_async,
  884. .sync = hwa742_sync,
  885. .suspend = hwa742_suspend,
  886. .resume = hwa742_resume,
  887. };