core.c 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247
  1. /*
  2. * Copyright 1999 - 2003 ARM Limited
  3. * Copyright 2000 Deep Blue Solutions Ltd
  4. * Copyright 2008 Cavium Networks
  5. *
  6. * This file is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License, Version 2, as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/init.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/clockchips.h>
  13. #include <linux/io.h>
  14. #include <asm/mach/map.h>
  15. #include <asm/mach/time.h>
  16. #include <asm/mach/irq.h>
  17. #include <asm/hardware/gic.h>
  18. #include <mach/cns3xxx.h>
  19. #include "core.h"
  20. static struct map_desc cns3xxx_io_desc[] __initdata = {
  21. {
  22. .virtual = CNS3XXX_TC11MP_TWD_BASE_VIRT,
  23. .pfn = __phys_to_pfn(CNS3XXX_TC11MP_TWD_BASE),
  24. .length = SZ_4K,
  25. .type = MT_DEVICE,
  26. }, {
  27. .virtual = CNS3XXX_TC11MP_GIC_CPU_BASE_VIRT,
  28. .pfn = __phys_to_pfn(CNS3XXX_TC11MP_GIC_CPU_BASE),
  29. .length = SZ_4K,
  30. .type = MT_DEVICE,
  31. }, {
  32. .virtual = CNS3XXX_TC11MP_GIC_DIST_BASE_VIRT,
  33. .pfn = __phys_to_pfn(CNS3XXX_TC11MP_GIC_DIST_BASE),
  34. .length = SZ_4K,
  35. .type = MT_DEVICE,
  36. }, {
  37. .virtual = CNS3XXX_TIMER1_2_3_BASE_VIRT,
  38. .pfn = __phys_to_pfn(CNS3XXX_TIMER1_2_3_BASE),
  39. .length = SZ_4K,
  40. .type = MT_DEVICE,
  41. }, {
  42. .virtual = CNS3XXX_GPIOA_BASE_VIRT,
  43. .pfn = __phys_to_pfn(CNS3XXX_GPIOA_BASE),
  44. .length = SZ_4K,
  45. .type = MT_DEVICE,
  46. }, {
  47. .virtual = CNS3XXX_GPIOB_BASE_VIRT,
  48. .pfn = __phys_to_pfn(CNS3XXX_GPIOB_BASE),
  49. .length = SZ_4K,
  50. .type = MT_DEVICE,
  51. }, {
  52. .virtual = CNS3XXX_MISC_BASE_VIRT,
  53. .pfn = __phys_to_pfn(CNS3XXX_MISC_BASE),
  54. .length = SZ_4K,
  55. .type = MT_DEVICE,
  56. }, {
  57. .virtual = CNS3XXX_PM_BASE_VIRT,
  58. .pfn = __phys_to_pfn(CNS3XXX_PM_BASE),
  59. .length = SZ_4K,
  60. .type = MT_DEVICE,
  61. },
  62. };
  63. void __init cns3xxx_map_io(void)
  64. {
  65. iotable_init(cns3xxx_io_desc, ARRAY_SIZE(cns3xxx_io_desc));
  66. }
  67. /* used by entry-macro.S */
  68. void __init cns3xxx_init_irq(void)
  69. {
  70. gic_init(0, 29, __io(CNS3XXX_TC11MP_GIC_DIST_BASE_VIRT),
  71. __io(CNS3XXX_TC11MP_GIC_CPU_BASE_VIRT));
  72. }
  73. void cns3xxx_power_off(void)
  74. {
  75. u32 __iomem *pm_base = __io(CNS3XXX_PM_BASE_VIRT);
  76. u32 clkctrl;
  77. printk(KERN_INFO "powering system down...\n");
  78. clkctrl = readl(pm_base + PM_SYS_CLK_CTRL_OFFSET);
  79. clkctrl &= 0xfffff1ff;
  80. clkctrl |= (0x5 << 9); /* Hibernate */
  81. writel(clkctrl, pm_base + PM_SYS_CLK_CTRL_OFFSET);
  82. }
  83. /*
  84. * Timer
  85. */
  86. static void __iomem *cns3xxx_tmr1;
  87. static void cns3xxx_timer_set_mode(enum clock_event_mode mode,
  88. struct clock_event_device *clk)
  89. {
  90. unsigned long ctrl = readl(cns3xxx_tmr1 + TIMER1_2_CONTROL_OFFSET);
  91. int pclk = cns3xxx_cpu_clock() / 8;
  92. int reload;
  93. switch (mode) {
  94. case CLOCK_EVT_MODE_PERIODIC:
  95. reload = pclk * 20 / (3 * HZ) * 0x25000;
  96. writel(reload, cns3xxx_tmr1 + TIMER1_AUTO_RELOAD_OFFSET);
  97. ctrl |= (1 << 0) | (1 << 2) | (1 << 9);
  98. break;
  99. case CLOCK_EVT_MODE_ONESHOT:
  100. /* period set, and timer enabled in 'next_event' hook */
  101. ctrl |= (1 << 2) | (1 << 9);
  102. break;
  103. case CLOCK_EVT_MODE_UNUSED:
  104. case CLOCK_EVT_MODE_SHUTDOWN:
  105. default:
  106. ctrl = 0;
  107. }
  108. writel(ctrl, cns3xxx_tmr1 + TIMER1_2_CONTROL_OFFSET);
  109. }
  110. static int cns3xxx_timer_set_next_event(unsigned long evt,
  111. struct clock_event_device *unused)
  112. {
  113. unsigned long ctrl = readl(cns3xxx_tmr1 + TIMER1_2_CONTROL_OFFSET);
  114. writel(evt, cns3xxx_tmr1 + TIMER1_AUTO_RELOAD_OFFSET);
  115. writel(ctrl | (1 << 0), cns3xxx_tmr1 + TIMER1_2_CONTROL_OFFSET);
  116. return 0;
  117. }
  118. static struct clock_event_device cns3xxx_tmr1_clockevent = {
  119. .name = "cns3xxx timer1",
  120. .shift = 8,
  121. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  122. .set_mode = cns3xxx_timer_set_mode,
  123. .set_next_event = cns3xxx_timer_set_next_event,
  124. .rating = 350,
  125. .cpumask = cpu_all_mask,
  126. };
  127. static void __init cns3xxx_clockevents_init(unsigned int timer_irq)
  128. {
  129. cns3xxx_tmr1_clockevent.irq = timer_irq;
  130. cns3xxx_tmr1_clockevent.mult =
  131. div_sc((cns3xxx_cpu_clock() >> 3) * 1000000, NSEC_PER_SEC,
  132. cns3xxx_tmr1_clockevent.shift);
  133. cns3xxx_tmr1_clockevent.max_delta_ns =
  134. clockevent_delta2ns(0xffffffff, &cns3xxx_tmr1_clockevent);
  135. cns3xxx_tmr1_clockevent.min_delta_ns =
  136. clockevent_delta2ns(0xf, &cns3xxx_tmr1_clockevent);
  137. clockevents_register_device(&cns3xxx_tmr1_clockevent);
  138. }
  139. /*
  140. * IRQ handler for the timer
  141. */
  142. static irqreturn_t cns3xxx_timer_interrupt(int irq, void *dev_id)
  143. {
  144. struct clock_event_device *evt = &cns3xxx_tmr1_clockevent;
  145. u32 __iomem *stat = cns3xxx_tmr1 + TIMER1_2_INTERRUPT_STATUS_OFFSET;
  146. u32 val;
  147. /* Clear the interrupt */
  148. val = readl(stat);
  149. writel(val & ~(1 << 2), stat);
  150. evt->event_handler(evt);
  151. return IRQ_HANDLED;
  152. }
  153. static struct irqaction cns3xxx_timer_irq = {
  154. .name = "timer",
  155. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  156. .handler = cns3xxx_timer_interrupt,
  157. };
  158. /*
  159. * Set up the clock source and clock events devices
  160. */
  161. static void __init __cns3xxx_timer_init(unsigned int timer_irq)
  162. {
  163. u32 val;
  164. u32 irq_mask;
  165. /*
  166. * Initialise to a known state (all timers off)
  167. */
  168. /* disable timer1 and timer2 */
  169. writel(0, cns3xxx_tmr1 + TIMER1_2_CONTROL_OFFSET);
  170. /* stop free running timer3 */
  171. writel(0, cns3xxx_tmr1 + TIMER_FREERUN_CONTROL_OFFSET);
  172. /* timer1 */
  173. writel(0x5C800, cns3xxx_tmr1 + TIMER1_COUNTER_OFFSET);
  174. writel(0x5C800, cns3xxx_tmr1 + TIMER1_AUTO_RELOAD_OFFSET);
  175. writel(0, cns3xxx_tmr1 + TIMER1_MATCH_V1_OFFSET);
  176. writel(0, cns3xxx_tmr1 + TIMER1_MATCH_V2_OFFSET);
  177. /* mask irq, non-mask timer1 overflow */
  178. irq_mask = readl(cns3xxx_tmr1 + TIMER1_2_INTERRUPT_MASK_OFFSET);
  179. irq_mask &= ~(1 << 2);
  180. irq_mask |= 0x03;
  181. writel(irq_mask, cns3xxx_tmr1 + TIMER1_2_INTERRUPT_MASK_OFFSET);
  182. /* down counter */
  183. val = readl(cns3xxx_tmr1 + TIMER1_2_CONTROL_OFFSET);
  184. val |= (1 << 9);
  185. writel(val, cns3xxx_tmr1 + TIMER1_2_CONTROL_OFFSET);
  186. /* timer2 */
  187. writel(0, cns3xxx_tmr1 + TIMER2_MATCH_V1_OFFSET);
  188. writel(0, cns3xxx_tmr1 + TIMER2_MATCH_V2_OFFSET);
  189. /* mask irq */
  190. irq_mask = readl(cns3xxx_tmr1 + TIMER1_2_INTERRUPT_MASK_OFFSET);
  191. irq_mask |= ((1 << 3) | (1 << 4) | (1 << 5));
  192. writel(irq_mask, cns3xxx_tmr1 + TIMER1_2_INTERRUPT_MASK_OFFSET);
  193. /* down counter */
  194. val = readl(cns3xxx_tmr1 + TIMER1_2_CONTROL_OFFSET);
  195. val |= (1 << 10);
  196. writel(val, cns3xxx_tmr1 + TIMER1_2_CONTROL_OFFSET);
  197. /* Make irqs happen for the system timer */
  198. setup_irq(timer_irq, &cns3xxx_timer_irq);
  199. cns3xxx_clockevents_init(timer_irq);
  200. }
  201. static void __init cns3xxx_timer_init(void)
  202. {
  203. cns3xxx_tmr1 = __io(CNS3XXX_TIMER1_2_3_BASE_VIRT);
  204. __cns3xxx_timer_init(IRQ_CNS3XXX_TIMER0);
  205. }
  206. struct sys_timer cns3xxx_timer = {
  207. .init = cns3xxx_timer_init,
  208. };