head.S 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122
  1. /*
  2. * linux/arch/arm/boot/compressed/head.S
  3. *
  4. * Copyright (C) 1996-2002 Russell King
  5. * Copyright (C) 2004 Hyok S. Choi (MPU support)
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/linkage.h>
  12. /*
  13. * Debugging stuff
  14. *
  15. * Note that these macros must not contain any code which is not
  16. * 100% relocatable. Any attempt to do so will result in a crash.
  17. * Please select one of the following when turning on debugging.
  18. */
  19. #ifdef DEBUG
  20. #if defined(CONFIG_DEBUG_ICEDCC)
  21. #if defined(CONFIG_CPU_V6) || defined(CONFIG_CPU_V6K) || defined(CONFIG_CPU_V7)
  22. .macro loadsp, rb, tmp
  23. .endm
  24. .macro writeb, ch, rb
  25. mcr p14, 0, \ch, c0, c5, 0
  26. .endm
  27. #elif defined(CONFIG_CPU_XSCALE)
  28. .macro loadsp, rb, tmp
  29. .endm
  30. .macro writeb, ch, rb
  31. mcr p14, 0, \ch, c8, c0, 0
  32. .endm
  33. #else
  34. .macro loadsp, rb, tmp
  35. .endm
  36. .macro writeb, ch, rb
  37. mcr p14, 0, \ch, c1, c0, 0
  38. .endm
  39. #endif
  40. #else
  41. #include <mach/debug-macro.S>
  42. .macro writeb, ch, rb
  43. senduart \ch, \rb
  44. .endm
  45. #if defined(CONFIG_ARCH_SA1100)
  46. .macro loadsp, rb, tmp
  47. mov \rb, #0x80000000 @ physical base address
  48. #ifdef CONFIG_DEBUG_LL_SER3
  49. add \rb, \rb, #0x00050000 @ Ser3
  50. #else
  51. add \rb, \rb, #0x00010000 @ Ser1
  52. #endif
  53. .endm
  54. #elif defined(CONFIG_ARCH_S3C2410)
  55. .macro loadsp, rb, tmp
  56. mov \rb, #0x50000000
  57. add \rb, \rb, #0x4000 * CONFIG_S3C_LOWLEVEL_UART_PORT
  58. .endm
  59. #else
  60. .macro loadsp, rb, tmp
  61. addruart \rb, \tmp
  62. .endm
  63. #endif
  64. #endif
  65. #endif
  66. .macro kputc,val
  67. mov r0, \val
  68. bl putc
  69. .endm
  70. .macro kphex,val,len
  71. mov r0, \val
  72. mov r1, #\len
  73. bl phex
  74. .endm
  75. .macro debug_reloc_start
  76. #ifdef DEBUG
  77. kputc #'\n'
  78. kphex r6, 8 /* processor id */
  79. kputc #':'
  80. kphex r7, 8 /* architecture id */
  81. #ifdef CONFIG_CPU_CP15
  82. kputc #':'
  83. mrc p15, 0, r0, c1, c0
  84. kphex r0, 8 /* control reg */
  85. #endif
  86. kputc #'\n'
  87. kphex r5, 8 /* decompressed kernel start */
  88. kputc #'-'
  89. kphex r9, 8 /* decompressed kernel end */
  90. kputc #'>'
  91. kphex r4, 8 /* kernel execution address */
  92. kputc #'\n'
  93. #endif
  94. .endm
  95. .macro debug_reloc_end
  96. #ifdef DEBUG
  97. kphex r5, 8 /* end of kernel */
  98. kputc #'\n'
  99. mov r0, r4
  100. bl memdump /* dump 256 bytes at start of kernel */
  101. #endif
  102. .endm
  103. .section ".start", #alloc, #execinstr
  104. /*
  105. * sort out different calling conventions
  106. */
  107. .align
  108. .arm @ Always enter in ARM state
  109. start:
  110. .type start,#function
  111. .rept 7
  112. mov r0, r0
  113. .endr
  114. ARM( mov r0, r0 )
  115. ARM( b 1f )
  116. THUMB( adr r12, BSYM(1f) )
  117. THUMB( bx r12 )
  118. .word 0x016f2818 @ Magic numbers to help the loader
  119. .word start @ absolute load/run zImage address
  120. .word _edata @ zImage end address
  121. THUMB( .thumb )
  122. 1: mov r7, r1 @ save architecture ID
  123. mov r8, r2 @ save atags pointer
  124. #ifndef __ARM_ARCH_2__
  125. /*
  126. * Booting from Angel - need to enter SVC mode and disable
  127. * FIQs/IRQs (numeric definitions from angel arm.h source).
  128. * We only do this if we were in user mode on entry.
  129. */
  130. mrs r2, cpsr @ get current mode
  131. tst r2, #3 @ not user?
  132. bne not_angel
  133. mov r0, #0x17 @ angel_SWIreason_EnterSVC
  134. ARM( swi 0x123456 ) @ angel_SWI_ARM
  135. THUMB( svc 0xab ) @ angel_SWI_THUMB
  136. not_angel:
  137. mrs r2, cpsr @ turn off interrupts to
  138. orr r2, r2, #0xc0 @ prevent angel from running
  139. msr cpsr_c, r2
  140. #else
  141. teqp pc, #0x0c000003 @ turn off interrupts
  142. #endif
  143. /*
  144. * Note that some cache flushing and other stuff may
  145. * be needed here - is there an Angel SWI call for this?
  146. */
  147. /*
  148. * some architecture specific code can be inserted
  149. * by the linker here, but it should preserve r7, r8, and r9.
  150. */
  151. .text
  152. #ifdef CONFIG_AUTO_ZRELADDR
  153. @ determine final kernel image address
  154. mov r4, pc
  155. and r4, r4, #0xf8000000
  156. add r4, r4, #TEXT_OFFSET
  157. #else
  158. ldr r4, =zreladdr
  159. #endif
  160. bl cache_on
  161. restart: adr r0, LC0
  162. ldmia r0, {r1, r2, r3, r6, r10, r11, r12}
  163. ldr sp, [r0, #28]
  164. /*
  165. * We might be running at a different address. We need
  166. * to fix up various pointers.
  167. */
  168. sub r0, r0, r1 @ calculate the delta offset
  169. add r6, r6, r0 @ _edata
  170. add r10, r10, r0 @ inflated kernel size location
  171. /*
  172. * The kernel build system appends the size of the
  173. * decompressed kernel at the end of the compressed data
  174. * in little-endian form.
  175. */
  176. ldrb r9, [r10, #0]
  177. ldrb lr, [r10, #1]
  178. orr r9, r9, lr, lsl #8
  179. ldrb lr, [r10, #2]
  180. ldrb r10, [r10, #3]
  181. orr r9, r9, lr, lsl #16
  182. orr r9, r9, r10, lsl #24
  183. #ifndef CONFIG_ZBOOT_ROM
  184. /* malloc space is above the relocated stack (64k max) */
  185. add sp, sp, r0
  186. add r10, sp, #0x10000
  187. #else
  188. /*
  189. * With ZBOOT_ROM the bss/stack is non relocatable,
  190. * but someone could still run this code from RAM,
  191. * in which case our reference is _edata.
  192. */
  193. mov r10, r6
  194. #endif
  195. /*
  196. * Check to see if we will overwrite ourselves.
  197. * r4 = final kernel address
  198. * r9 = size of decompressed image
  199. * r10 = end of this image, including bss/stack/malloc space if non XIP
  200. * We basically want:
  201. * r4 - 16k page directory >= r10 -> OK
  202. * r4 + image length <= current position (pc) -> OK
  203. */
  204. add r10, r10, #16384
  205. cmp r4, r10
  206. bhs wont_overwrite
  207. add r10, r4, r9
  208. ARM( cmp r10, pc )
  209. THUMB( mov lr, pc )
  210. THUMB( cmp r10, lr )
  211. bls wont_overwrite
  212. /*
  213. * Relocate ourselves past the end of the decompressed kernel.
  214. * r6 = _edata
  215. * r10 = end of the decompressed kernel
  216. * Because we always copy ahead, we need to do it from the end and go
  217. * backward in case the source and destination overlap.
  218. */
  219. /*
  220. * Bump to the next 256-byte boundary with the size of
  221. * the relocation code added. This avoids overwriting
  222. * ourself when the offset is small.
  223. */
  224. add r10, r10, #((reloc_code_end - restart + 256) & ~255)
  225. bic r10, r10, #255
  226. /* Get start of code we want to copy and align it down. */
  227. adr r5, restart
  228. bic r5, r5, #31
  229. sub r9, r6, r5 @ size to copy
  230. add r9, r9, #31 @ rounded up to a multiple
  231. bic r9, r9, #31 @ ... of 32 bytes
  232. add r6, r9, r5
  233. add r9, r9, r10
  234. 1: ldmdb r6!, {r0 - r3, r10 - r12, lr}
  235. cmp r6, r5
  236. stmdb r9!, {r0 - r3, r10 - r12, lr}
  237. bhi 1b
  238. /* Preserve offset to relocated code. */
  239. sub r6, r9, r6
  240. #ifndef CONFIG_ZBOOT_ROM
  241. /* cache_clean_flush may use the stack, so relocate it */
  242. add sp, sp, r6
  243. #endif
  244. bl cache_clean_flush
  245. adr r0, BSYM(restart)
  246. add r0, r0, r6
  247. mov pc, r0
  248. wont_overwrite:
  249. /*
  250. * If delta is zero, we are running at the address we were linked at.
  251. * r0 = delta
  252. * r2 = BSS start
  253. * r3 = BSS end
  254. * r4 = kernel execution address
  255. * r7 = architecture ID
  256. * r8 = atags pointer
  257. * r11 = GOT start
  258. * r12 = GOT end
  259. * sp = stack pointer
  260. */
  261. teq r0, #0
  262. beq not_relocated
  263. add r11, r11, r0
  264. add r12, r12, r0
  265. #ifndef CONFIG_ZBOOT_ROM
  266. /*
  267. * If we're running fully PIC === CONFIG_ZBOOT_ROM = n,
  268. * we need to fix up pointers into the BSS region.
  269. * Note that the stack pointer has already been fixed up.
  270. */
  271. add r2, r2, r0
  272. add r3, r3, r0
  273. /*
  274. * Relocate all entries in the GOT table.
  275. */
  276. 1: ldr r1, [r11, #0] @ relocate entries in the GOT
  277. add r1, r1, r0 @ table. This fixes up the
  278. str r1, [r11], #4 @ C references.
  279. cmp r11, r12
  280. blo 1b
  281. #else
  282. /*
  283. * Relocate entries in the GOT table. We only relocate
  284. * the entries that are outside the (relocated) BSS region.
  285. */
  286. 1: ldr r1, [r11, #0] @ relocate entries in the GOT
  287. cmp r1, r2 @ entry < bss_start ||
  288. cmphs r3, r1 @ _end < entry
  289. addlo r1, r1, r0 @ table. This fixes up the
  290. str r1, [r11], #4 @ C references.
  291. cmp r11, r12
  292. blo 1b
  293. #endif
  294. not_relocated: mov r0, #0
  295. 1: str r0, [r2], #4 @ clear bss
  296. str r0, [r2], #4
  297. str r0, [r2], #4
  298. str r0, [r2], #4
  299. cmp r2, r3
  300. blo 1b
  301. /*
  302. * The C runtime environment should now be setup sufficiently.
  303. * Set up some pointers, and start decompressing.
  304. * r4 = kernel execution address
  305. * r7 = architecture ID
  306. * r8 = atags pointer
  307. */
  308. mov r0, r4
  309. mov r1, sp @ malloc space above stack
  310. add r2, sp, #0x10000 @ 64k max
  311. mov r3, r7
  312. bl decompress_kernel
  313. bl cache_clean_flush
  314. bl cache_off
  315. mov r0, #0 @ must be zero
  316. mov r1, r7 @ restore architecture number
  317. mov r2, r8 @ restore atags pointer
  318. mov pc, r4 @ call kernel
  319. .align 2
  320. .type LC0, #object
  321. LC0: .word LC0 @ r1
  322. .word __bss_start @ r2
  323. .word _end @ r3
  324. .word _edata @ r6
  325. .word input_data_end - 4 @ r10 (inflated size location)
  326. .word _got_start @ r11
  327. .word _got_end @ ip
  328. .word .L_user_stack_end @ sp
  329. .size LC0, . - LC0
  330. #ifdef CONFIG_ARCH_RPC
  331. .globl params
  332. params: ldr r0, =0x10000100 @ params_phys for RPC
  333. mov pc, lr
  334. .ltorg
  335. .align
  336. #endif
  337. /*
  338. * Turn on the cache. We need to setup some page tables so that we
  339. * can have both the I and D caches on.
  340. *
  341. * We place the page tables 16k down from the kernel execution address,
  342. * and we hope that nothing else is using it. If we're using it, we
  343. * will go pop!
  344. *
  345. * On entry,
  346. * r4 = kernel execution address
  347. * r7 = architecture number
  348. * r8 = atags pointer
  349. * On exit,
  350. * r0, r1, r2, r3, r9, r10, r12 corrupted
  351. * This routine must preserve:
  352. * r4, r7, r8
  353. */
  354. .align 5
  355. cache_on: mov r3, #8 @ cache_on function
  356. b call_cache_fn
  357. /*
  358. * Initialize the highest priority protection region, PR7
  359. * to cover all 32bit address and cacheable and bufferable.
  360. */
  361. __armv4_mpu_cache_on:
  362. mov r0, #0x3f @ 4G, the whole
  363. mcr p15, 0, r0, c6, c7, 0 @ PR7 Area Setting
  364. mcr p15, 0, r0, c6, c7, 1
  365. mov r0, #0x80 @ PR7
  366. mcr p15, 0, r0, c2, c0, 0 @ D-cache on
  367. mcr p15, 0, r0, c2, c0, 1 @ I-cache on
  368. mcr p15, 0, r0, c3, c0, 0 @ write-buffer on
  369. mov r0, #0xc000
  370. mcr p15, 0, r0, c5, c0, 1 @ I-access permission
  371. mcr p15, 0, r0, c5, c0, 0 @ D-access permission
  372. mov r0, #0
  373. mcr p15, 0, r0, c7, c10, 4 @ drain write buffer
  374. mcr p15, 0, r0, c7, c5, 0 @ flush(inval) I-Cache
  375. mcr p15, 0, r0, c7, c6, 0 @ flush(inval) D-Cache
  376. mrc p15, 0, r0, c1, c0, 0 @ read control reg
  377. @ ...I .... ..D. WC.M
  378. orr r0, r0, #0x002d @ .... .... ..1. 11.1
  379. orr r0, r0, #0x1000 @ ...1 .... .... ....
  380. mcr p15, 0, r0, c1, c0, 0 @ write control reg
  381. mov r0, #0
  382. mcr p15, 0, r0, c7, c5, 0 @ flush(inval) I-Cache
  383. mcr p15, 0, r0, c7, c6, 0 @ flush(inval) D-Cache
  384. mov pc, lr
  385. __armv3_mpu_cache_on:
  386. mov r0, #0x3f @ 4G, the whole
  387. mcr p15, 0, r0, c6, c7, 0 @ PR7 Area Setting
  388. mov r0, #0x80 @ PR7
  389. mcr p15, 0, r0, c2, c0, 0 @ cache on
  390. mcr p15, 0, r0, c3, c0, 0 @ write-buffer on
  391. mov r0, #0xc000
  392. mcr p15, 0, r0, c5, c0, 0 @ access permission
  393. mov r0, #0
  394. mcr p15, 0, r0, c7, c0, 0 @ invalidate whole cache v3
  395. /*
  396. * ?? ARMv3 MMU does not allow reading the control register,
  397. * does this really work on ARMv3 MPU?
  398. */
  399. mrc p15, 0, r0, c1, c0, 0 @ read control reg
  400. @ .... .... .... WC.M
  401. orr r0, r0, #0x000d @ .... .... .... 11.1
  402. /* ?? this overwrites the value constructed above? */
  403. mov r0, #0
  404. mcr p15, 0, r0, c1, c0, 0 @ write control reg
  405. /* ?? invalidate for the second time? */
  406. mcr p15, 0, r0, c7, c0, 0 @ invalidate whole cache v3
  407. mov pc, lr
  408. __setup_mmu: sub r3, r4, #16384 @ Page directory size
  409. bic r3, r3, #0xff @ Align the pointer
  410. bic r3, r3, #0x3f00
  411. /*
  412. * Initialise the page tables, turning on the cacheable and bufferable
  413. * bits for the RAM area only.
  414. */
  415. mov r0, r3
  416. mov r9, r0, lsr #18
  417. mov r9, r9, lsl #18 @ start of RAM
  418. add r10, r9, #0x10000000 @ a reasonable RAM size
  419. mov r1, #0x12
  420. orr r1, r1, #3 << 10
  421. add r2, r3, #16384
  422. 1: cmp r1, r9 @ if virt > start of RAM
  423. #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
  424. orrhs r1, r1, #0x08 @ set cacheable
  425. #else
  426. orrhs r1, r1, #0x0c @ set cacheable, bufferable
  427. #endif
  428. cmp r1, r10 @ if virt > end of RAM
  429. bichs r1, r1, #0x0c @ clear cacheable, bufferable
  430. str r1, [r0], #4 @ 1:1 mapping
  431. add r1, r1, #1048576
  432. teq r0, r2
  433. bne 1b
  434. /*
  435. * If ever we are running from Flash, then we surely want the cache
  436. * to be enabled also for our execution instance... We map 2MB of it
  437. * so there is no map overlap problem for up to 1 MB compressed kernel.
  438. * If the execution is in RAM then we would only be duplicating the above.
  439. */
  440. mov r1, #0x1e
  441. orr r1, r1, #3 << 10
  442. mov r2, pc
  443. mov r2, r2, lsr #20
  444. orr r1, r1, r2, lsl #20
  445. add r0, r3, r2, lsl #2
  446. str r1, [r0], #4
  447. add r1, r1, #1048576
  448. str r1, [r0]
  449. mov pc, lr
  450. ENDPROC(__setup_mmu)
  451. __arm926ejs_mmu_cache_on:
  452. #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
  453. mov r0, #4 @ put dcache in WT mode
  454. mcr p15, 7, r0, c15, c0, 0
  455. #endif
  456. __armv4_mmu_cache_on:
  457. mov r12, lr
  458. #ifdef CONFIG_MMU
  459. bl __setup_mmu
  460. mov r0, #0
  461. mcr p15, 0, r0, c7, c10, 4 @ drain write buffer
  462. mcr p15, 0, r0, c8, c7, 0 @ flush I,D TLBs
  463. mrc p15, 0, r0, c1, c0, 0 @ read control reg
  464. orr r0, r0, #0x5000 @ I-cache enable, RR cache replacement
  465. orr r0, r0, #0x0030
  466. #ifdef CONFIG_CPU_ENDIAN_BE8
  467. orr r0, r0, #1 << 25 @ big-endian page tables
  468. #endif
  469. bl __common_mmu_cache_on
  470. mov r0, #0
  471. mcr p15, 0, r0, c8, c7, 0 @ flush I,D TLBs
  472. #endif
  473. mov pc, r12
  474. __armv7_mmu_cache_on:
  475. mov r12, lr
  476. #ifdef CONFIG_MMU
  477. mrc p15, 0, r11, c0, c1, 4 @ read ID_MMFR0
  478. tst r11, #0xf @ VMSA
  479. blne __setup_mmu
  480. mov r0, #0
  481. mcr p15, 0, r0, c7, c10, 4 @ drain write buffer
  482. tst r11, #0xf @ VMSA
  483. mcrne p15, 0, r0, c8, c7, 0 @ flush I,D TLBs
  484. #endif
  485. mrc p15, 0, r0, c1, c0, 0 @ read control reg
  486. orr r0, r0, #0x5000 @ I-cache enable, RR cache replacement
  487. orr r0, r0, #0x003c @ write buffer
  488. #ifdef CONFIG_MMU
  489. #ifdef CONFIG_CPU_ENDIAN_BE8
  490. orr r0, r0, #1 << 25 @ big-endian page tables
  491. #endif
  492. orrne r0, r0, #1 @ MMU enabled
  493. movne r1, #-1
  494. mcrne p15, 0, r3, c2, c0, 0 @ load page table pointer
  495. mcrne p15, 0, r1, c3, c0, 0 @ load domain access control
  496. #endif
  497. mcr p15, 0, r0, c1, c0, 0 @ load control register
  498. mrc p15, 0, r0, c1, c0, 0 @ and read it back
  499. mov r0, #0
  500. mcr p15, 0, r0, c7, c5, 4 @ ISB
  501. mov pc, r12
  502. __fa526_cache_on:
  503. mov r12, lr
  504. bl __setup_mmu
  505. mov r0, #0
  506. mcr p15, 0, r0, c7, c7, 0 @ Invalidate whole cache
  507. mcr p15, 0, r0, c7, c10, 4 @ drain write buffer
  508. mcr p15, 0, r0, c8, c7, 0 @ flush UTLB
  509. mrc p15, 0, r0, c1, c0, 0 @ read control reg
  510. orr r0, r0, #0x1000 @ I-cache enable
  511. bl __common_mmu_cache_on
  512. mov r0, #0
  513. mcr p15, 0, r0, c8, c7, 0 @ flush UTLB
  514. mov pc, r12
  515. __arm6_mmu_cache_on:
  516. mov r12, lr
  517. bl __setup_mmu
  518. mov r0, #0
  519. mcr p15, 0, r0, c7, c0, 0 @ invalidate whole cache v3
  520. mcr p15, 0, r0, c5, c0, 0 @ invalidate whole TLB v3
  521. mov r0, #0x30
  522. bl __common_mmu_cache_on
  523. mov r0, #0
  524. mcr p15, 0, r0, c5, c0, 0 @ invalidate whole TLB v3
  525. mov pc, r12
  526. __common_mmu_cache_on:
  527. #ifndef CONFIG_THUMB2_KERNEL
  528. #ifndef DEBUG
  529. orr r0, r0, #0x000d @ Write buffer, mmu
  530. #endif
  531. mov r1, #-1
  532. mcr p15, 0, r3, c2, c0, 0 @ load page table pointer
  533. mcr p15, 0, r1, c3, c0, 0 @ load domain access control
  534. b 1f
  535. .align 5 @ cache line aligned
  536. 1: mcr p15, 0, r0, c1, c0, 0 @ load control register
  537. mrc p15, 0, r0, c1, c0, 0 @ and read it back to
  538. sub pc, lr, r0, lsr #32 @ properly flush pipeline
  539. #endif
  540. #define PROC_ENTRY_SIZE (4*5)
  541. /*
  542. * Here follow the relocatable cache support functions for the
  543. * various processors. This is a generic hook for locating an
  544. * entry and jumping to an instruction at the specified offset
  545. * from the start of the block. Please note this is all position
  546. * independent code.
  547. *
  548. * r1 = corrupted
  549. * r2 = corrupted
  550. * r3 = block offset
  551. * r9 = corrupted
  552. * r12 = corrupted
  553. */
  554. call_cache_fn: adr r12, proc_types
  555. #ifdef CONFIG_CPU_CP15
  556. mrc p15, 0, r9, c0, c0 @ get processor ID
  557. #else
  558. ldr r9, =CONFIG_PROCESSOR_ID
  559. #endif
  560. 1: ldr r1, [r12, #0] @ get value
  561. ldr r2, [r12, #4] @ get mask
  562. eor r1, r1, r9 @ (real ^ match)
  563. tst r1, r2 @ & mask
  564. ARM( addeq pc, r12, r3 ) @ call cache function
  565. THUMB( addeq r12, r3 )
  566. THUMB( moveq pc, r12 ) @ call cache function
  567. add r12, r12, #PROC_ENTRY_SIZE
  568. b 1b
  569. /*
  570. * Table for cache operations. This is basically:
  571. * - CPU ID match
  572. * - CPU ID mask
  573. * - 'cache on' method instruction
  574. * - 'cache off' method instruction
  575. * - 'cache flush' method instruction
  576. *
  577. * We match an entry using: ((real_id ^ match) & mask) == 0
  578. *
  579. * Writethrough caches generally only need 'on' and 'off'
  580. * methods. Writeback caches _must_ have the flush method
  581. * defined.
  582. */
  583. .align 2
  584. .type proc_types,#object
  585. proc_types:
  586. .word 0x41560600 @ ARM6/610
  587. .word 0xffffffe0
  588. W(b) __arm6_mmu_cache_off @ works, but slow
  589. W(b) __arm6_mmu_cache_off
  590. mov pc, lr
  591. THUMB( nop )
  592. @ b __arm6_mmu_cache_on @ untested
  593. @ b __arm6_mmu_cache_off
  594. @ b __armv3_mmu_cache_flush
  595. #if !defined(CONFIG_CPU_V7)
  596. /* This collides with some V7 IDs, preventing correct detection */
  597. .word 0x00000000 @ old ARM ID
  598. .word 0x0000f000
  599. mov pc, lr
  600. THUMB( nop )
  601. mov pc, lr
  602. THUMB( nop )
  603. mov pc, lr
  604. THUMB( nop )
  605. #endif
  606. .word 0x41007000 @ ARM7/710
  607. .word 0xfff8fe00
  608. W(b) __arm7_mmu_cache_off
  609. W(b) __arm7_mmu_cache_off
  610. mov pc, lr
  611. THUMB( nop )
  612. .word 0x41807200 @ ARM720T (writethrough)
  613. .word 0xffffff00
  614. W(b) __armv4_mmu_cache_on
  615. W(b) __armv4_mmu_cache_off
  616. mov pc, lr
  617. THUMB( nop )
  618. .word 0x41007400 @ ARM74x
  619. .word 0xff00ff00
  620. W(b) __armv3_mpu_cache_on
  621. W(b) __armv3_mpu_cache_off
  622. W(b) __armv3_mpu_cache_flush
  623. .word 0x41009400 @ ARM94x
  624. .word 0xff00ff00
  625. W(b) __armv4_mpu_cache_on
  626. W(b) __armv4_mpu_cache_off
  627. W(b) __armv4_mpu_cache_flush
  628. .word 0x41069260 @ ARM926EJ-S (v5TEJ)
  629. .word 0xff0ffff0
  630. W(b) __arm926ejs_mmu_cache_on
  631. W(b) __armv4_mmu_cache_off
  632. W(b) __armv5tej_mmu_cache_flush
  633. .word 0x00007000 @ ARM7 IDs
  634. .word 0x0000f000
  635. mov pc, lr
  636. THUMB( nop )
  637. mov pc, lr
  638. THUMB( nop )
  639. mov pc, lr
  640. THUMB( nop )
  641. @ Everything from here on will be the new ID system.
  642. .word 0x4401a100 @ sa110 / sa1100
  643. .word 0xffffffe0
  644. W(b) __armv4_mmu_cache_on
  645. W(b) __armv4_mmu_cache_off
  646. W(b) __armv4_mmu_cache_flush
  647. .word 0x6901b110 @ sa1110
  648. .word 0xfffffff0
  649. W(b) __armv4_mmu_cache_on
  650. W(b) __armv4_mmu_cache_off
  651. W(b) __armv4_mmu_cache_flush
  652. .word 0x56056900
  653. .word 0xffffff00 @ PXA9xx
  654. W(b) __armv4_mmu_cache_on
  655. W(b) __armv4_mmu_cache_off
  656. W(b) __armv4_mmu_cache_flush
  657. .word 0x56158000 @ PXA168
  658. .word 0xfffff000
  659. W(b) __armv4_mmu_cache_on
  660. W(b) __armv4_mmu_cache_off
  661. W(b) __armv5tej_mmu_cache_flush
  662. .word 0x56050000 @ Feroceon
  663. .word 0xff0f0000
  664. W(b) __armv4_mmu_cache_on
  665. W(b) __armv4_mmu_cache_off
  666. W(b) __armv5tej_mmu_cache_flush
  667. #ifdef CONFIG_CPU_FEROCEON_OLD_ID
  668. /* this conflicts with the standard ARMv5TE entry */
  669. .long 0x41009260 @ Old Feroceon
  670. .long 0xff00fff0
  671. b __armv4_mmu_cache_on
  672. b __armv4_mmu_cache_off
  673. b __armv5tej_mmu_cache_flush
  674. #endif
  675. .word 0x66015261 @ FA526
  676. .word 0xff01fff1
  677. W(b) __fa526_cache_on
  678. W(b) __armv4_mmu_cache_off
  679. W(b) __fa526_cache_flush
  680. @ These match on the architecture ID
  681. .word 0x00020000 @ ARMv4T
  682. .word 0x000f0000
  683. W(b) __armv4_mmu_cache_on
  684. W(b) __armv4_mmu_cache_off
  685. W(b) __armv4_mmu_cache_flush
  686. .word 0x00050000 @ ARMv5TE
  687. .word 0x000f0000
  688. W(b) __armv4_mmu_cache_on
  689. W(b) __armv4_mmu_cache_off
  690. W(b) __armv4_mmu_cache_flush
  691. .word 0x00060000 @ ARMv5TEJ
  692. .word 0x000f0000
  693. W(b) __armv4_mmu_cache_on
  694. W(b) __armv4_mmu_cache_off
  695. W(b) __armv5tej_mmu_cache_flush
  696. .word 0x0007b000 @ ARMv6
  697. .word 0x000ff000
  698. W(b) __armv4_mmu_cache_on
  699. W(b) __armv4_mmu_cache_off
  700. W(b) __armv6_mmu_cache_flush
  701. .word 0x000f0000 @ new CPU Id
  702. .word 0x000f0000
  703. W(b) __armv7_mmu_cache_on
  704. W(b) __armv7_mmu_cache_off
  705. W(b) __armv7_mmu_cache_flush
  706. .word 0 @ unrecognised type
  707. .word 0
  708. mov pc, lr
  709. THUMB( nop )
  710. mov pc, lr
  711. THUMB( nop )
  712. mov pc, lr
  713. THUMB( nop )
  714. .size proc_types, . - proc_types
  715. /*
  716. * If you get a "non-constant expression in ".if" statement"
  717. * error from the assembler on this line, check that you have
  718. * not accidentally written a "b" instruction where you should
  719. * have written W(b).
  720. */
  721. .if (. - proc_types) % PROC_ENTRY_SIZE != 0
  722. .error "The size of one or more proc_types entries is wrong."
  723. .endif
  724. /*
  725. * Turn off the Cache and MMU. ARMv3 does not support
  726. * reading the control register, but ARMv4 does.
  727. *
  728. * On exit,
  729. * r0, r1, r2, r3, r9, r12 corrupted
  730. * This routine must preserve:
  731. * r4, r7, r8
  732. */
  733. .align 5
  734. cache_off: mov r3, #12 @ cache_off function
  735. b call_cache_fn
  736. __armv4_mpu_cache_off:
  737. mrc p15, 0, r0, c1, c0
  738. bic r0, r0, #0x000d
  739. mcr p15, 0, r0, c1, c0 @ turn MPU and cache off
  740. mov r0, #0
  741. mcr p15, 0, r0, c7, c10, 4 @ drain write buffer
  742. mcr p15, 0, r0, c7, c6, 0 @ flush D-Cache
  743. mcr p15, 0, r0, c7, c5, 0 @ flush I-Cache
  744. mov pc, lr
  745. __armv3_mpu_cache_off:
  746. mrc p15, 0, r0, c1, c0
  747. bic r0, r0, #0x000d
  748. mcr p15, 0, r0, c1, c0, 0 @ turn MPU and cache off
  749. mov r0, #0
  750. mcr p15, 0, r0, c7, c0, 0 @ invalidate whole cache v3
  751. mov pc, lr
  752. __armv4_mmu_cache_off:
  753. #ifdef CONFIG_MMU
  754. mrc p15, 0, r0, c1, c0
  755. bic r0, r0, #0x000d
  756. mcr p15, 0, r0, c1, c0 @ turn MMU and cache off
  757. mov r0, #0
  758. mcr p15, 0, r0, c7, c7 @ invalidate whole cache v4
  759. mcr p15, 0, r0, c8, c7 @ invalidate whole TLB v4
  760. #endif
  761. mov pc, lr
  762. __armv7_mmu_cache_off:
  763. mrc p15, 0, r0, c1, c0
  764. #ifdef CONFIG_MMU
  765. bic r0, r0, #0x000d
  766. #else
  767. bic r0, r0, #0x000c
  768. #endif
  769. mcr p15, 0, r0, c1, c0 @ turn MMU and cache off
  770. mov r12, lr
  771. bl __armv7_mmu_cache_flush
  772. mov r0, #0
  773. #ifdef CONFIG_MMU
  774. mcr p15, 0, r0, c8, c7, 0 @ invalidate whole TLB
  775. #endif
  776. mcr p15, 0, r0, c7, c5, 6 @ invalidate BTC
  777. mcr p15, 0, r0, c7, c10, 4 @ DSB
  778. mcr p15, 0, r0, c7, c5, 4 @ ISB
  779. mov pc, r12
  780. __arm6_mmu_cache_off:
  781. mov r0, #0x00000030 @ ARM6 control reg.
  782. b __armv3_mmu_cache_off
  783. __arm7_mmu_cache_off:
  784. mov r0, #0x00000070 @ ARM7 control reg.
  785. b __armv3_mmu_cache_off
  786. __armv3_mmu_cache_off:
  787. mcr p15, 0, r0, c1, c0, 0 @ turn MMU and cache off
  788. mov r0, #0
  789. mcr p15, 0, r0, c7, c0, 0 @ invalidate whole cache v3
  790. mcr p15, 0, r0, c5, c0, 0 @ invalidate whole TLB v3
  791. mov pc, lr
  792. /*
  793. * Clean and flush the cache to maintain consistency.
  794. *
  795. * On exit,
  796. * r1, r2, r3, r9, r10, r11, r12 corrupted
  797. * This routine must preserve:
  798. * r4, r6, r7, r8
  799. */
  800. .align 5
  801. cache_clean_flush:
  802. mov r3, #16
  803. b call_cache_fn
  804. __armv4_mpu_cache_flush:
  805. mov r2, #1
  806. mov r3, #0
  807. mcr p15, 0, ip, c7, c6, 0 @ invalidate D cache
  808. mov r1, #7 << 5 @ 8 segments
  809. 1: orr r3, r1, #63 << 26 @ 64 entries
  810. 2: mcr p15, 0, r3, c7, c14, 2 @ clean & invalidate D index
  811. subs r3, r3, #1 << 26
  812. bcs 2b @ entries 63 to 0
  813. subs r1, r1, #1 << 5
  814. bcs 1b @ segments 7 to 0
  815. teq r2, #0
  816. mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache
  817. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  818. mov pc, lr
  819. __fa526_cache_flush:
  820. mov r1, #0
  821. mcr p15, 0, r1, c7, c14, 0 @ clean and invalidate D cache
  822. mcr p15, 0, r1, c7, c5, 0 @ flush I cache
  823. mcr p15, 0, r1, c7, c10, 4 @ drain WB
  824. mov pc, lr
  825. __armv6_mmu_cache_flush:
  826. mov r1, #0
  827. mcr p15, 0, r1, c7, c14, 0 @ clean+invalidate D
  828. mcr p15, 0, r1, c7, c5, 0 @ invalidate I+BTB
  829. mcr p15, 0, r1, c7, c15, 0 @ clean+invalidate unified
  830. mcr p15, 0, r1, c7, c10, 4 @ drain WB
  831. mov pc, lr
  832. __armv7_mmu_cache_flush:
  833. mrc p15, 0, r10, c0, c1, 5 @ read ID_MMFR1
  834. tst r10, #0xf << 16 @ hierarchical cache (ARMv7)
  835. mov r10, #0
  836. beq hierarchical
  837. mcr p15, 0, r10, c7, c14, 0 @ clean+invalidate D
  838. b iflush
  839. hierarchical:
  840. mcr p15, 0, r10, c7, c10, 5 @ DMB
  841. stmfd sp!, {r0-r7, r9-r11}
  842. mrc p15, 1, r0, c0, c0, 1 @ read clidr
  843. ands r3, r0, #0x7000000 @ extract loc from clidr
  844. mov r3, r3, lsr #23 @ left align loc bit field
  845. beq finished @ if loc is 0, then no need to clean
  846. mov r10, #0 @ start clean at cache level 0
  847. loop1:
  848. add r2, r10, r10, lsr #1 @ work out 3x current cache level
  849. mov r1, r0, lsr r2 @ extract cache type bits from clidr
  850. and r1, r1, #7 @ mask of the bits for current cache only
  851. cmp r1, #2 @ see what cache we have at this level
  852. blt skip @ skip if no cache, or just i-cache
  853. mcr p15, 2, r10, c0, c0, 0 @ select current cache level in cssr
  854. mcr p15, 0, r10, c7, c5, 4 @ isb to sych the new cssr&csidr
  855. mrc p15, 1, r1, c0, c0, 0 @ read the new csidr
  856. and r2, r1, #7 @ extract the length of the cache lines
  857. add r2, r2, #4 @ add 4 (line length offset)
  858. ldr r4, =0x3ff
  859. ands r4, r4, r1, lsr #3 @ find maximum number on the way size
  860. clz r5, r4 @ find bit position of way size increment
  861. ldr r7, =0x7fff
  862. ands r7, r7, r1, lsr #13 @ extract max number of the index size
  863. loop2:
  864. mov r9, r4 @ create working copy of max way size
  865. loop3:
  866. ARM( orr r11, r10, r9, lsl r5 ) @ factor way and cache number into r11
  867. ARM( orr r11, r11, r7, lsl r2 ) @ factor index number into r11
  868. THUMB( lsl r6, r9, r5 )
  869. THUMB( orr r11, r10, r6 ) @ factor way and cache number into r11
  870. THUMB( lsl r6, r7, r2 )
  871. THUMB( orr r11, r11, r6 ) @ factor index number into r11
  872. mcr p15, 0, r11, c7, c14, 2 @ clean & invalidate by set/way
  873. subs r9, r9, #1 @ decrement the way
  874. bge loop3
  875. subs r7, r7, #1 @ decrement the index
  876. bge loop2
  877. skip:
  878. add r10, r10, #2 @ increment cache number
  879. cmp r3, r10
  880. bgt loop1
  881. finished:
  882. ldmfd sp!, {r0-r7, r9-r11}
  883. mov r10, #0 @ swith back to cache level 0
  884. mcr p15, 2, r10, c0, c0, 0 @ select current cache level in cssr
  885. iflush:
  886. mcr p15, 0, r10, c7, c10, 4 @ DSB
  887. mcr p15, 0, r10, c7, c5, 0 @ invalidate I+BTB
  888. mcr p15, 0, r10, c7, c10, 4 @ DSB
  889. mcr p15, 0, r10, c7, c5, 4 @ ISB
  890. mov pc, lr
  891. __armv5tej_mmu_cache_flush:
  892. 1: mrc p15, 0, r15, c7, c14, 3 @ test,clean,invalidate D cache
  893. bne 1b
  894. mcr p15, 0, r0, c7, c5, 0 @ flush I cache
  895. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  896. mov pc, lr
  897. __armv4_mmu_cache_flush:
  898. mov r2, #64*1024 @ default: 32K dcache size (*2)
  899. mov r11, #32 @ default: 32 byte line size
  900. mrc p15, 0, r3, c0, c0, 1 @ read cache type
  901. teq r3, r9 @ cache ID register present?
  902. beq no_cache_id
  903. mov r1, r3, lsr #18
  904. and r1, r1, #7
  905. mov r2, #1024
  906. mov r2, r2, lsl r1 @ base dcache size *2
  907. tst r3, #1 << 14 @ test M bit
  908. addne r2, r2, r2, lsr #1 @ +1/2 size if M == 1
  909. mov r3, r3, lsr #12
  910. and r3, r3, #3
  911. mov r11, #8
  912. mov r11, r11, lsl r3 @ cache line size in bytes
  913. no_cache_id:
  914. mov r1, pc
  915. bic r1, r1, #63 @ align to longest cache line
  916. add r2, r1, r2
  917. 1:
  918. ARM( ldr r3, [r1], r11 ) @ s/w flush D cache
  919. THUMB( ldr r3, [r1] ) @ s/w flush D cache
  920. THUMB( add r1, r1, r11 )
  921. teq r1, r2
  922. bne 1b
  923. mcr p15, 0, r1, c7, c5, 0 @ flush I cache
  924. mcr p15, 0, r1, c7, c6, 0 @ flush D cache
  925. mcr p15, 0, r1, c7, c10, 4 @ drain WB
  926. mov pc, lr
  927. __armv3_mmu_cache_flush:
  928. __armv3_mpu_cache_flush:
  929. mov r1, #0
  930. mcr p15, 0, r1, c7, c0, 0 @ invalidate whole cache v3
  931. mov pc, lr
  932. /*
  933. * Various debugging routines for printing hex characters and
  934. * memory, which again must be relocatable.
  935. */
  936. #ifdef DEBUG
  937. .align 2
  938. .type phexbuf,#object
  939. phexbuf: .space 12
  940. .size phexbuf, . - phexbuf
  941. @ phex corrupts {r0, r1, r2, r3}
  942. phex: adr r3, phexbuf
  943. mov r2, #0
  944. strb r2, [r3, r1]
  945. 1: subs r1, r1, #1
  946. movmi r0, r3
  947. bmi puts
  948. and r2, r0, #15
  949. mov r0, r0, lsr #4
  950. cmp r2, #10
  951. addge r2, r2, #7
  952. add r2, r2, #'0'
  953. strb r2, [r3, r1]
  954. b 1b
  955. @ puts corrupts {r0, r1, r2, r3}
  956. puts: loadsp r3, r1
  957. 1: ldrb r2, [r0], #1
  958. teq r2, #0
  959. moveq pc, lr
  960. 2: writeb r2, r3
  961. mov r1, #0x00020000
  962. 3: subs r1, r1, #1
  963. bne 3b
  964. teq r2, #'\n'
  965. moveq r2, #'\r'
  966. beq 2b
  967. teq r0, #0
  968. bne 1b
  969. mov pc, lr
  970. @ putc corrupts {r0, r1, r2, r3}
  971. putc:
  972. mov r2, r0
  973. mov r0, #0
  974. loadsp r3, r1
  975. b 2b
  976. @ memdump corrupts {r0, r1, r2, r3, r10, r11, r12, lr}
  977. memdump: mov r12, r0
  978. mov r10, lr
  979. mov r11, #0
  980. 2: mov r0, r11, lsl #2
  981. add r0, r0, r12
  982. mov r1, #8
  983. bl phex
  984. mov r0, #':'
  985. bl putc
  986. 1: mov r0, #' '
  987. bl putc
  988. ldr r0, [r12, r11, lsl #2]
  989. mov r1, #8
  990. bl phex
  991. and r0, r11, #7
  992. teq r0, #3
  993. moveq r0, #' '
  994. bleq putc
  995. and r0, r11, #7
  996. add r11, r11, #1
  997. teq r0, #7
  998. bne 1b
  999. mov r0, #'\n'
  1000. bl putc
  1001. cmp r11, #64
  1002. blt 2b
  1003. mov pc, r10
  1004. #endif
  1005. .ltorg
  1006. reloc_code_end:
  1007. .align
  1008. .section ".stack", "aw", %nobits
  1009. .L_user_stack: .space 4096
  1010. .L_user_stack_end: