clk-mt8173.c 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199
  1. /*
  2. * Copyright (c) 2014 MediaTek Inc.
  3. * Author: James Liao <jamesjj.liao@mediatek.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #include <linux/clk.h>
  15. #include <linux/of.h>
  16. #include <linux/of_address.h>
  17. #include "clk-mtk.h"
  18. #include "clk-gate.h"
  19. #include <dt-bindings/clock/mt8173-clk.h>
  20. /*
  21. * For some clocks, we don't care what their actual rates are. And these
  22. * clocks may change their rate on different products or different scenarios.
  23. * So we model these clocks' rate as 0, to denote it's not an actual rate.
  24. */
  25. #define DUMMY_RATE 0
  26. static DEFINE_SPINLOCK(mt8173_clk_lock);
  27. static const struct mtk_fixed_clk fixed_clks[] __initconst = {
  28. FIXED_CLK(CLK_TOP_CLKPH_MCK_O, "clkph_mck_o", "clk26m", DUMMY_RATE),
  29. FIXED_CLK(CLK_TOP_USB_SYSPLL_125M, "usb_syspll_125m", "clk26m", 125 * MHZ),
  30. FIXED_CLK(CLK_TOP_DSI0_DIG, "dsi0_dig", "clk26m", DUMMY_RATE),
  31. FIXED_CLK(CLK_TOP_DSI1_DIG, "dsi1_dig", "clk26m", DUMMY_RATE),
  32. FIXED_CLK(CLK_TOP_LVDS_PXL, "lvds_pxl", "lvdspll", DUMMY_RATE),
  33. FIXED_CLK(CLK_TOP_LVDS_CTS, "lvds_cts", "lvdspll", DUMMY_RATE),
  34. };
  35. static const struct mtk_fixed_factor top_divs[] __initconst = {
  36. FACTOR(CLK_TOP_ARMCA7PLL_754M, "armca7pll_754m", "armca7pll", 1, 2),
  37. FACTOR(CLK_TOP_ARMCA7PLL_502M, "armca7pll_502m", "armca7pll", 1, 3),
  38. FACTOR(CLK_TOP_MAIN_H546M, "main_h546m", "mainpll", 1, 2),
  39. FACTOR(CLK_TOP_MAIN_H364M, "main_h364m", "mainpll", 1, 3),
  40. FACTOR(CLK_TOP_MAIN_H218P4M, "main_h218p4m", "mainpll", 1, 5),
  41. FACTOR(CLK_TOP_MAIN_H156M, "main_h156m", "mainpll", 1, 7),
  42. FACTOR(CLK_TOP_TVDPLL_445P5M, "tvdpll_445p5m", "tvdpll", 1, 4),
  43. FACTOR(CLK_TOP_TVDPLL_594M, "tvdpll_594m", "tvdpll", 1, 3),
  44. FACTOR(CLK_TOP_UNIV_624M, "univ_624m", "univpll", 1, 2),
  45. FACTOR(CLK_TOP_UNIV_416M, "univ_416m", "univpll", 1, 3),
  46. FACTOR(CLK_TOP_UNIV_249P6M, "univ_249p6m", "univpll", 1, 5),
  47. FACTOR(CLK_TOP_UNIV_178P3M, "univ_178p3m", "univpll", 1, 7),
  48. FACTOR(CLK_TOP_UNIV_48M, "univ_48m", "univpll", 1, 26),
  49. FACTOR(CLK_TOP_CLKRTC_EXT, "clkrtc_ext", "clk32k", 1, 1),
  50. FACTOR(CLK_TOP_CLKRTC_INT, "clkrtc_int", "clk26m", 1, 793),
  51. FACTOR(CLK_TOP_FPC, "fpc_ck", "clk26m", 1, 1),
  52. FACTOR(CLK_TOP_HDMITXPLL_D2, "hdmitxpll_d2", "hdmitx_dig_cts", 1, 2),
  53. FACTOR(CLK_TOP_HDMITXPLL_D3, "hdmitxpll_d3", "hdmitx_dig_cts", 1, 3),
  54. FACTOR(CLK_TOP_ARMCA7PLL_D2, "armca7pll_d2", "armca7pll_754m", 1, 1),
  55. FACTOR(CLK_TOP_ARMCA7PLL_D3, "armca7pll_d3", "armca7pll_502m", 1, 1),
  56. FACTOR(CLK_TOP_APLL1, "apll1_ck", "apll1", 1, 1),
  57. FACTOR(CLK_TOP_APLL2, "apll2_ck", "apll2", 1, 1),
  58. FACTOR(CLK_TOP_DMPLL, "dmpll_ck", "clkph_mck_o", 1, 1),
  59. FACTOR(CLK_TOP_DMPLL_D2, "dmpll_d2", "clkph_mck_o", 1, 2),
  60. FACTOR(CLK_TOP_DMPLL_D4, "dmpll_d4", "clkph_mck_o", 1, 4),
  61. FACTOR(CLK_TOP_DMPLL_D8, "dmpll_d8", "clkph_mck_o", 1, 8),
  62. FACTOR(CLK_TOP_DMPLL_D16, "dmpll_d16", "clkph_mck_o", 1, 16),
  63. FACTOR(CLK_TOP_LVDSPLL_D2, "lvdspll_d2", "lvdspll", 1, 2),
  64. FACTOR(CLK_TOP_LVDSPLL_D4, "lvdspll_d4", "lvdspll", 1, 4),
  65. FACTOR(CLK_TOP_LVDSPLL_D8, "lvdspll_d8", "lvdspll", 1, 8),
  66. FACTOR(CLK_TOP_MMPLL, "mmpll_ck", "mmpll", 1, 1),
  67. FACTOR(CLK_TOP_MMPLL_D2, "mmpll_d2", "mmpll", 1, 2),
  68. FACTOR(CLK_TOP_MSDCPLL, "msdcpll_ck", "msdcpll", 1, 1),
  69. FACTOR(CLK_TOP_MSDCPLL_D2, "msdcpll_d2", "msdcpll", 1, 2),
  70. FACTOR(CLK_TOP_MSDCPLL_D4, "msdcpll_d4", "msdcpll", 1, 4),
  71. FACTOR(CLK_TOP_MSDCPLL2, "msdcpll2_ck", "msdcpll2", 1, 1),
  72. FACTOR(CLK_TOP_MSDCPLL2_D2, "msdcpll2_d2", "msdcpll2", 1, 2),
  73. FACTOR(CLK_TOP_MSDCPLL2_D4, "msdcpll2_d4", "msdcpll2", 1, 4),
  74. FACTOR(CLK_TOP_SYSPLL_D2, "syspll_d2", "main_h546m", 1, 1),
  75. FACTOR(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "main_h546m", 1, 2),
  76. FACTOR(CLK_TOP_SYSPLL1_D4, "syspll1_d4", "main_h546m", 1, 4),
  77. FACTOR(CLK_TOP_SYSPLL1_D8, "syspll1_d8", "main_h546m", 1, 8),
  78. FACTOR(CLK_TOP_SYSPLL1_D16, "syspll1_d16", "main_h546m", 1, 16),
  79. FACTOR(CLK_TOP_SYSPLL_D3, "syspll_d3", "main_h364m", 1, 1),
  80. FACTOR(CLK_TOP_SYSPLL2_D2, "syspll2_d2", "main_h364m", 1, 2),
  81. FACTOR(CLK_TOP_SYSPLL2_D4, "syspll2_d4", "main_h364m", 1, 4),
  82. FACTOR(CLK_TOP_SYSPLL_D5, "syspll_d5", "main_h218p4m", 1, 1),
  83. FACTOR(CLK_TOP_SYSPLL3_D2, "syspll3_d2", "main_h218p4m", 1, 2),
  84. FACTOR(CLK_TOP_SYSPLL3_D4, "syspll3_d4", "main_h218p4m", 1, 4),
  85. FACTOR(CLK_TOP_SYSPLL_D7, "syspll_d7", "main_h156m", 1, 1),
  86. FACTOR(CLK_TOP_SYSPLL4_D2, "syspll4_d2", "main_h156m", 1, 2),
  87. FACTOR(CLK_TOP_SYSPLL4_D4, "syspll4_d4", "main_h156m", 1, 4),
  88. FACTOR(CLK_TOP_TVDPLL, "tvdpll_ck", "tvdpll_594m", 1, 1),
  89. FACTOR(CLK_TOP_TVDPLL_D2, "tvdpll_d2", "tvdpll_594m", 1, 2),
  90. FACTOR(CLK_TOP_TVDPLL_D4, "tvdpll_d4", "tvdpll_594m", 1, 4),
  91. FACTOR(CLK_TOP_TVDPLL_D8, "tvdpll_d8", "tvdpll_594m", 1, 8),
  92. FACTOR(CLK_TOP_TVDPLL_D16, "tvdpll_d16", "tvdpll_594m", 1, 16),
  93. FACTOR(CLK_TOP_UNIVPLL_D2, "univpll_d2", "univ_624m", 1, 1),
  94. FACTOR(CLK_TOP_UNIVPLL1_D2, "univpll1_d2", "univ_624m", 1, 2),
  95. FACTOR(CLK_TOP_UNIVPLL1_D4, "univpll1_d4", "univ_624m", 1, 4),
  96. FACTOR(CLK_TOP_UNIVPLL1_D8, "univpll1_d8", "univ_624m", 1, 8),
  97. FACTOR(CLK_TOP_UNIVPLL_D3, "univpll_d3", "univ_416m", 1, 1),
  98. FACTOR(CLK_TOP_UNIVPLL2_D2, "univpll2_d2", "univ_416m", 1, 2),
  99. FACTOR(CLK_TOP_UNIVPLL2_D4, "univpll2_d4", "univ_416m", 1, 4),
  100. FACTOR(CLK_TOP_UNIVPLL2_D8, "univpll2_d8", "univ_416m", 1, 8),
  101. FACTOR(CLK_TOP_UNIVPLL_D5, "univpll_d5", "univ_249p6m", 1, 1),
  102. FACTOR(CLK_TOP_UNIVPLL3_D2, "univpll3_d2", "univ_249p6m", 1, 2),
  103. FACTOR(CLK_TOP_UNIVPLL3_D4, "univpll3_d4", "univ_249p6m", 1, 4),
  104. FACTOR(CLK_TOP_UNIVPLL3_D8, "univpll3_d8", "univ_249p6m", 1, 8),
  105. FACTOR(CLK_TOP_UNIVPLL_D7, "univpll_d7", "univ_178p3m", 1, 1),
  106. FACTOR(CLK_TOP_UNIVPLL_D26, "univpll_d26", "univ_48m", 1, 1),
  107. FACTOR(CLK_TOP_UNIVPLL_D52, "univpll_d52", "univ_48m", 1, 2),
  108. FACTOR(CLK_TOP_VCODECPLL, "vcodecpll_ck", "vcodecpll", 1, 3),
  109. FACTOR(CLK_TOP_VCODECPLL_370P5, "vcodecpll_370p5", "vcodecpll", 1, 4),
  110. FACTOR(CLK_TOP_VENCPLL, "vencpll_ck", "vencpll", 1, 1),
  111. FACTOR(CLK_TOP_VENCPLL_D2, "vencpll_d2", "vencpll", 1, 2),
  112. FACTOR(CLK_TOP_VENCPLL_D4, "vencpll_d4", "vencpll", 1, 4),
  113. };
  114. static const char * const axi_parents[] __initconst = {
  115. "clk26m",
  116. "syspll1_d2",
  117. "syspll_d5",
  118. "syspll1_d4",
  119. "univpll_d5",
  120. "univpll2_d2",
  121. "dmpll_d2",
  122. "dmpll_d4"
  123. };
  124. static const char * const mem_parents[] __initconst = {
  125. "clk26m",
  126. "dmpll_ck"
  127. };
  128. static const char * const ddrphycfg_parents[] __initconst = {
  129. "clk26m",
  130. "syspll1_d8"
  131. };
  132. static const char * const mm_parents[] __initconst = {
  133. "clk26m",
  134. "vencpll_d2",
  135. "main_h364m",
  136. "syspll1_d2",
  137. "syspll_d5",
  138. "syspll1_d4",
  139. "univpll1_d2",
  140. "univpll2_d2",
  141. "dmpll_d2"
  142. };
  143. static const char * const pwm_parents[] __initconst = {
  144. "clk26m",
  145. "univpll2_d4",
  146. "univpll3_d2",
  147. "univpll1_d4"
  148. };
  149. static const char * const vdec_parents[] __initconst = {
  150. "clk26m",
  151. "vcodecpll_ck",
  152. "tvdpll_445p5m",
  153. "univpll_d3",
  154. "vencpll_d2",
  155. "syspll_d3",
  156. "univpll1_d2",
  157. "mmpll_d2",
  158. "dmpll_d2",
  159. "dmpll_d4"
  160. };
  161. static const char * const venc_parents[] __initconst = {
  162. "clk26m",
  163. "vcodecpll_ck",
  164. "tvdpll_445p5m",
  165. "univpll_d3",
  166. "vencpll_d2",
  167. "syspll_d3",
  168. "univpll1_d2",
  169. "univpll2_d2",
  170. "dmpll_d2",
  171. "dmpll_d4"
  172. };
  173. static const char * const mfg_parents[] __initconst = {
  174. "clk26m",
  175. "mmpll_ck",
  176. "dmpll_ck",
  177. "clk26m",
  178. "clk26m",
  179. "clk26m",
  180. "clk26m",
  181. "clk26m",
  182. "clk26m",
  183. "syspll_d3",
  184. "syspll1_d2",
  185. "syspll_d5",
  186. "univpll_d3",
  187. "univpll1_d2",
  188. "univpll_d5",
  189. "univpll2_d2"
  190. };
  191. static const char * const camtg_parents[] __initconst = {
  192. "clk26m",
  193. "univpll_d26",
  194. "univpll2_d2",
  195. "syspll3_d2",
  196. "syspll3_d4",
  197. "univpll1_d4"
  198. };
  199. static const char * const uart_parents[] __initconst = {
  200. "clk26m",
  201. "univpll2_d8"
  202. };
  203. static const char * const spi_parents[] __initconst = {
  204. "clk26m",
  205. "syspll3_d2",
  206. "syspll1_d4",
  207. "syspll4_d2",
  208. "univpll3_d2",
  209. "univpll2_d4",
  210. "univpll1_d8"
  211. };
  212. static const char * const usb20_parents[] __initconst = {
  213. "clk26m",
  214. "univpll1_d8",
  215. "univpll3_d4"
  216. };
  217. static const char * const usb30_parents[] __initconst = {
  218. "clk26m",
  219. "univpll3_d2",
  220. "usb_syspll_125m",
  221. "univpll2_d4"
  222. };
  223. static const char * const msdc50_0_h_parents[] __initconst = {
  224. "clk26m",
  225. "syspll1_d2",
  226. "syspll2_d2",
  227. "syspll4_d2",
  228. "univpll_d5",
  229. "univpll1_d4"
  230. };
  231. static const char * const msdc50_0_parents[] __initconst = {
  232. "clk26m",
  233. "msdcpll_ck",
  234. "msdcpll_d2",
  235. "univpll1_d4",
  236. "syspll2_d2",
  237. "syspll_d7",
  238. "msdcpll_d4",
  239. "vencpll_d4",
  240. "tvdpll_ck",
  241. "univpll_d2",
  242. "univpll1_d2",
  243. "mmpll_ck",
  244. "msdcpll2_ck",
  245. "msdcpll2_d2",
  246. "msdcpll2_d4"
  247. };
  248. static const char * const msdc30_1_parents[] __initconst = {
  249. "clk26m",
  250. "univpll2_d2",
  251. "msdcpll_d4",
  252. "univpll1_d4",
  253. "syspll2_d2",
  254. "syspll_d7",
  255. "univpll_d7",
  256. "vencpll_d4"
  257. };
  258. static const char * const msdc30_2_parents[] __initconst = {
  259. "clk26m",
  260. "univpll2_d2",
  261. "msdcpll_d4",
  262. "univpll1_d4",
  263. "syspll2_d2",
  264. "syspll_d7",
  265. "univpll_d7",
  266. "vencpll_d2"
  267. };
  268. static const char * const msdc30_3_parents[] __initconst = {
  269. "clk26m",
  270. "msdcpll2_ck",
  271. "msdcpll2_d2",
  272. "univpll2_d2",
  273. "msdcpll2_d4",
  274. "msdcpll_d4",
  275. "univpll1_d4",
  276. "syspll2_d2",
  277. "syspll_d7",
  278. "univpll_d7",
  279. "vencpll_d4",
  280. "msdcpll_ck",
  281. "msdcpll_d2",
  282. "msdcpll_d4"
  283. };
  284. static const char * const audio_parents[] __initconst = {
  285. "clk26m",
  286. "syspll3_d4",
  287. "syspll4_d4",
  288. "syspll1_d16"
  289. };
  290. static const char * const aud_intbus_parents[] __initconst = {
  291. "clk26m",
  292. "syspll1_d4",
  293. "syspll4_d2",
  294. "univpll3_d2",
  295. "univpll2_d8",
  296. "dmpll_d4",
  297. "dmpll_d8"
  298. };
  299. static const char * const pmicspi_parents[] __initconst = {
  300. "clk26m",
  301. "syspll1_d8",
  302. "syspll3_d4",
  303. "syspll1_d16",
  304. "univpll3_d4",
  305. "univpll_d26",
  306. "dmpll_d8",
  307. "dmpll_d16"
  308. };
  309. static const char * const scp_parents[] __initconst = {
  310. "clk26m",
  311. "syspll1_d2",
  312. "univpll_d5",
  313. "syspll_d5",
  314. "dmpll_d2",
  315. "dmpll_d4"
  316. };
  317. static const char * const atb_parents[] __initconst = {
  318. "clk26m",
  319. "syspll1_d2",
  320. "univpll_d5",
  321. "dmpll_d2"
  322. };
  323. static const char * const venc_lt_parents[] __initconst = {
  324. "clk26m",
  325. "univpll_d3",
  326. "vcodecpll_ck",
  327. "tvdpll_445p5m",
  328. "vencpll_d2",
  329. "syspll_d3",
  330. "univpll1_d2",
  331. "univpll2_d2",
  332. "syspll1_d2",
  333. "univpll_d5",
  334. "vcodecpll_370p5",
  335. "dmpll_ck"
  336. };
  337. static const char * const dpi0_parents[] __initconst = {
  338. "clk26m",
  339. "tvdpll_d2",
  340. "tvdpll_d4",
  341. "clk26m",
  342. "clk26m",
  343. "tvdpll_d8",
  344. "tvdpll_d16"
  345. };
  346. static const char * const irda_parents[] __initconst = {
  347. "clk26m",
  348. "univpll2_d4",
  349. "syspll2_d4"
  350. };
  351. static const char * const cci400_parents[] __initconst = {
  352. "clk26m",
  353. "vencpll_ck",
  354. "armca7pll_754m",
  355. "armca7pll_502m",
  356. "univpll_d2",
  357. "syspll_d2",
  358. "msdcpll_ck",
  359. "dmpll_ck"
  360. };
  361. static const char * const aud_1_parents[] __initconst = {
  362. "clk26m",
  363. "apll1_ck",
  364. "univpll2_d4",
  365. "univpll2_d8"
  366. };
  367. static const char * const aud_2_parents[] __initconst = {
  368. "clk26m",
  369. "apll2_ck",
  370. "univpll2_d4",
  371. "univpll2_d8"
  372. };
  373. static const char * const mem_mfg_in_parents[] __initconst = {
  374. "clk26m",
  375. "mmpll_ck",
  376. "dmpll_ck",
  377. "clk26m"
  378. };
  379. static const char * const axi_mfg_in_parents[] __initconst = {
  380. "clk26m",
  381. "axi_sel",
  382. "dmpll_d2"
  383. };
  384. static const char * const scam_parents[] __initconst = {
  385. "clk26m",
  386. "syspll3_d2",
  387. "univpll2_d4",
  388. "dmpll_d4"
  389. };
  390. static const char * const spinfi_ifr_parents[] __initconst = {
  391. "clk26m",
  392. "univpll2_d8",
  393. "univpll3_d4",
  394. "syspll4_d2",
  395. "univpll2_d4",
  396. "univpll3_d2",
  397. "syspll1_d4",
  398. "univpll1_d4"
  399. };
  400. static const char * const hdmi_parents[] __initconst = {
  401. "clk26m",
  402. "hdmitx_dig_cts",
  403. "hdmitxpll_d2",
  404. "hdmitxpll_d3"
  405. };
  406. static const char * const dpilvds_parents[] __initconst = {
  407. "clk26m",
  408. "lvdspll",
  409. "lvdspll_d2",
  410. "lvdspll_d4",
  411. "lvdspll_d8",
  412. "fpc_ck"
  413. };
  414. static const char * const msdc50_2_h_parents[] __initconst = {
  415. "clk26m",
  416. "syspll1_d2",
  417. "syspll2_d2",
  418. "syspll4_d2",
  419. "univpll_d5",
  420. "univpll1_d4"
  421. };
  422. static const char * const hdcp_parents[] __initconst = {
  423. "clk26m",
  424. "syspll4_d2",
  425. "syspll3_d4",
  426. "univpll2_d4"
  427. };
  428. static const char * const hdcp_24m_parents[] __initconst = {
  429. "clk26m",
  430. "univpll_d26",
  431. "univpll_d52",
  432. "univpll2_d8"
  433. };
  434. static const char * const rtc_parents[] __initconst = {
  435. "clkrtc_int",
  436. "clkrtc_ext",
  437. "clk26m",
  438. "univpll3_d8"
  439. };
  440. static const char * const i2s0_m_ck_parents[] __initconst = {
  441. "apll1_div1",
  442. "apll2_div1"
  443. };
  444. static const char * const i2s1_m_ck_parents[] __initconst = {
  445. "apll1_div2",
  446. "apll2_div2"
  447. };
  448. static const char * const i2s2_m_ck_parents[] __initconst = {
  449. "apll1_div3",
  450. "apll2_div3"
  451. };
  452. static const char * const i2s3_m_ck_parents[] __initconst = {
  453. "apll1_div4",
  454. "apll2_div4"
  455. };
  456. static const char * const i2s3_b_ck_parents[] __initconst = {
  457. "apll1_div5",
  458. "apll2_div5"
  459. };
  460. static const struct mtk_composite top_muxes[] __initconst = {
  461. /* CLK_CFG_0 */
  462. MUX(CLK_TOP_AXI_SEL, "axi_sel", axi_parents, 0x0040, 0, 3),
  463. MUX(CLK_TOP_MEM_SEL, "mem_sel", mem_parents, 0x0040, 8, 1),
  464. MUX_GATE(CLK_TOP_DDRPHYCFG_SEL, "ddrphycfg_sel", ddrphycfg_parents, 0x0040, 16, 1, 23),
  465. MUX_GATE(CLK_TOP_MM_SEL, "mm_sel", mm_parents, 0x0040, 24, 4, 31),
  466. /* CLK_CFG_1 */
  467. MUX_GATE(CLK_TOP_PWM_SEL, "pwm_sel", pwm_parents, 0x0050, 0, 2, 7),
  468. MUX_GATE(CLK_TOP_VDEC_SEL, "vdec_sel", vdec_parents, 0x0050, 8, 4, 15),
  469. MUX_GATE(CLK_TOP_VENC_SEL, "venc_sel", venc_parents, 0x0050, 16, 4, 23),
  470. MUX_GATE(CLK_TOP_MFG_SEL, "mfg_sel", mfg_parents, 0x0050, 24, 4, 31),
  471. /* CLK_CFG_2 */
  472. MUX_GATE(CLK_TOP_CAMTG_SEL, "camtg_sel", camtg_parents, 0x0060, 0, 3, 7),
  473. MUX_GATE(CLK_TOP_UART_SEL, "uart_sel", uart_parents, 0x0060, 8, 1, 15),
  474. MUX_GATE(CLK_TOP_SPI_SEL, "spi_sel", spi_parents, 0x0060, 16, 3, 23),
  475. MUX_GATE(CLK_TOP_USB20_SEL, "usb20_sel", usb20_parents, 0x0060, 24, 2, 31),
  476. /* CLK_CFG_3 */
  477. MUX_GATE(CLK_TOP_USB30_SEL, "usb30_sel", usb30_parents, 0x0070, 0, 2, 7),
  478. MUX_GATE(CLK_TOP_MSDC50_0_H_SEL, "msdc50_0_h_sel", msdc50_0_h_parents, 0x0070, 8, 3, 15),
  479. MUX_GATE(CLK_TOP_MSDC50_0_SEL, "msdc50_0_sel", msdc50_0_parents, 0x0070, 16, 4, 23),
  480. MUX_GATE(CLK_TOP_MSDC30_1_SEL, "msdc30_1_sel", msdc30_1_parents, 0x0070, 24, 3, 31),
  481. /* CLK_CFG_4 */
  482. MUX_GATE(CLK_TOP_MSDC30_2_SEL, "msdc30_2_sel", msdc30_2_parents, 0x0080, 0, 3, 7),
  483. MUX_GATE(CLK_TOP_MSDC30_3_SEL, "msdc30_3_sel", msdc30_3_parents, 0x0080, 8, 4, 15),
  484. MUX_GATE(CLK_TOP_AUDIO_SEL, "audio_sel", audio_parents, 0x0080, 16, 2, 23),
  485. MUX_GATE(CLK_TOP_AUD_INTBUS_SEL, "aud_intbus_sel", aud_intbus_parents, 0x0080, 24, 3, 31),
  486. /* CLK_CFG_5 */
  487. MUX_GATE(CLK_TOP_PMICSPI_SEL, "pmicspi_sel", pmicspi_parents, 0x0090, 0, 3, 7 /* 7:5 */),
  488. MUX_GATE(CLK_TOP_SCP_SEL, "scp_sel", scp_parents, 0x0090, 8, 3, 15),
  489. MUX_GATE(CLK_TOP_ATB_SEL, "atb_sel", atb_parents, 0x0090, 16, 2, 23),
  490. MUX_GATE(CLK_TOP_VENC_LT_SEL, "venclt_sel", venc_lt_parents, 0x0090, 24, 4, 31),
  491. /* CLK_CFG_6 */
  492. /*
  493. * The dpi0_sel clock should not propagate rate changes to its parent
  494. * clock so the dpi driver can have full control over PLL and divider.
  495. */
  496. MUX_GATE_FLAGS(CLK_TOP_DPI0_SEL, "dpi0_sel", dpi0_parents, 0x00a0, 0, 3, 7, 0),
  497. MUX_GATE(CLK_TOP_IRDA_SEL, "irda_sel", irda_parents, 0x00a0, 8, 2, 15),
  498. MUX_GATE(CLK_TOP_CCI400_SEL, "cci400_sel", cci400_parents, 0x00a0, 16, 3, 23),
  499. MUX_GATE(CLK_TOP_AUD_1_SEL, "aud_1_sel", aud_1_parents, 0x00a0, 24, 2, 31),
  500. /* CLK_CFG_7 */
  501. MUX_GATE(CLK_TOP_AUD_2_SEL, "aud_2_sel", aud_2_parents, 0x00b0, 0, 2, 7),
  502. MUX_GATE(CLK_TOP_MEM_MFG_IN_SEL, "mem_mfg_in_sel", mem_mfg_in_parents, 0x00b0, 8, 2, 15),
  503. MUX_GATE(CLK_TOP_AXI_MFG_IN_SEL, "axi_mfg_in_sel", axi_mfg_in_parents, 0x00b0, 16, 2, 23),
  504. MUX_GATE(CLK_TOP_SCAM_SEL, "scam_sel", scam_parents, 0x00b0, 24, 2, 31),
  505. /* CLK_CFG_12 */
  506. MUX_GATE(CLK_TOP_SPINFI_IFR_SEL, "spinfi_ifr_sel", spinfi_ifr_parents, 0x00c0, 0, 3, 7),
  507. MUX_GATE(CLK_TOP_HDMI_SEL, "hdmi_sel", hdmi_parents, 0x00c0, 8, 2, 15),
  508. MUX_GATE(CLK_TOP_DPILVDS_SEL, "dpilvds_sel", dpilvds_parents, 0x00c0, 24, 3, 31),
  509. /* CLK_CFG_13 */
  510. MUX_GATE(CLK_TOP_MSDC50_2_H_SEL, "msdc50_2_h_sel", msdc50_2_h_parents, 0x00d0, 0, 3, 7),
  511. MUX_GATE(CLK_TOP_HDCP_SEL, "hdcp_sel", hdcp_parents, 0x00d0, 8, 2, 15),
  512. MUX_GATE(CLK_TOP_HDCP_24M_SEL, "hdcp_24m_sel", hdcp_24m_parents, 0x00d0, 16, 2, 23),
  513. MUX(CLK_TOP_RTC_SEL, "rtc_sel", rtc_parents, 0x00d0, 24, 2),
  514. DIV_GATE(CLK_TOP_APLL1_DIV0, "apll1_div0", "aud_1_sel", 0x12c, 8, 0x120, 4, 24),
  515. DIV_GATE(CLK_TOP_APLL1_DIV1, "apll1_div1", "aud_1_sel", 0x12c, 9, 0x124, 8, 0),
  516. DIV_GATE(CLK_TOP_APLL1_DIV2, "apll1_div2", "aud_1_sel", 0x12c, 10, 0x124, 8, 8),
  517. DIV_GATE(CLK_TOP_APLL1_DIV3, "apll1_div3", "aud_1_sel", 0x12c, 11, 0x124, 8, 16),
  518. DIV_GATE(CLK_TOP_APLL1_DIV4, "apll1_div4", "aud_1_sel", 0x12c, 12, 0x124, 8, 24),
  519. DIV_GATE(CLK_TOP_APLL1_DIV5, "apll1_div5", "apll1_div4", 0x12c, 13, 0x12c, 4, 0),
  520. DIV_GATE(CLK_TOP_APLL2_DIV0, "apll2_div0", "aud_2_sel", 0x12c, 16, 0x120, 4, 28),
  521. DIV_GATE(CLK_TOP_APLL2_DIV1, "apll2_div1", "aud_2_sel", 0x12c, 17, 0x128, 8, 0),
  522. DIV_GATE(CLK_TOP_APLL2_DIV2, "apll2_div2", "aud_2_sel", 0x12c, 18, 0x128, 8, 8),
  523. DIV_GATE(CLK_TOP_APLL2_DIV3, "apll2_div3", "aud_2_sel", 0x12c, 19, 0x128, 8, 16),
  524. DIV_GATE(CLK_TOP_APLL2_DIV4, "apll2_div4", "aud_2_sel", 0x12c, 20, 0x128, 8, 24),
  525. DIV_GATE(CLK_TOP_APLL2_DIV5, "apll2_div5", "apll2_div4", 0x12c, 21, 0x12c, 4, 4),
  526. MUX(CLK_TOP_I2S0_M_SEL, "i2s0_m_ck_sel", i2s0_m_ck_parents, 0x120, 4, 1),
  527. MUX(CLK_TOP_I2S1_M_SEL, "i2s1_m_ck_sel", i2s1_m_ck_parents, 0x120, 5, 1),
  528. MUX(CLK_TOP_I2S2_M_SEL, "i2s2_m_ck_sel", i2s2_m_ck_parents, 0x120, 6, 1),
  529. MUX(CLK_TOP_I2S3_M_SEL, "i2s3_m_ck_sel", i2s3_m_ck_parents, 0x120, 7, 1),
  530. MUX(CLK_TOP_I2S3_B_SEL, "i2s3_b_ck_sel", i2s3_b_ck_parents, 0x120, 8, 1),
  531. };
  532. static const struct mtk_gate_regs infra_cg_regs __initconst = {
  533. .set_ofs = 0x0040,
  534. .clr_ofs = 0x0044,
  535. .sta_ofs = 0x0048,
  536. };
  537. #define GATE_ICG(_id, _name, _parent, _shift) { \
  538. .id = _id, \
  539. .name = _name, \
  540. .parent_name = _parent, \
  541. .regs = &infra_cg_regs, \
  542. .shift = _shift, \
  543. .ops = &mtk_clk_gate_ops_setclr, \
  544. }
  545. static const struct mtk_gate infra_clks[] __initconst = {
  546. GATE_ICG(CLK_INFRA_DBGCLK, "infra_dbgclk", "axi_sel", 0),
  547. GATE_ICG(CLK_INFRA_SMI, "infra_smi", "mm_sel", 1),
  548. GATE_ICG(CLK_INFRA_AUDIO, "infra_audio", "aud_intbus_sel", 5),
  549. GATE_ICG(CLK_INFRA_GCE, "infra_gce", "axi_sel", 6),
  550. GATE_ICG(CLK_INFRA_L2C_SRAM, "infra_l2c_sram", "axi_sel", 7),
  551. GATE_ICG(CLK_INFRA_M4U, "infra_m4u", "mem_sel", 8),
  552. GATE_ICG(CLK_INFRA_CPUM, "infra_cpum", "cpum_ck", 15),
  553. GATE_ICG(CLK_INFRA_KP, "infra_kp", "axi_sel", 16),
  554. GATE_ICG(CLK_INFRA_CEC, "infra_cec", "clk26m", 18),
  555. GATE_ICG(CLK_INFRA_PMICSPI, "infra_pmicspi", "pmicspi_sel", 22),
  556. GATE_ICG(CLK_INFRA_PMICWRAP, "infra_pmicwrap", "axi_sel", 23),
  557. };
  558. static const struct mtk_fixed_factor infra_divs[] __initconst = {
  559. FACTOR(CLK_INFRA_CLK_13M, "clk13m", "clk26m", 1, 2),
  560. };
  561. static const struct mtk_gate_regs peri0_cg_regs __initconst = {
  562. .set_ofs = 0x0008,
  563. .clr_ofs = 0x0010,
  564. .sta_ofs = 0x0018,
  565. };
  566. static const struct mtk_gate_regs peri1_cg_regs __initconst = {
  567. .set_ofs = 0x000c,
  568. .clr_ofs = 0x0014,
  569. .sta_ofs = 0x001c,
  570. };
  571. #define GATE_PERI0(_id, _name, _parent, _shift) { \
  572. .id = _id, \
  573. .name = _name, \
  574. .parent_name = _parent, \
  575. .regs = &peri0_cg_regs, \
  576. .shift = _shift, \
  577. .ops = &mtk_clk_gate_ops_setclr, \
  578. }
  579. #define GATE_PERI1(_id, _name, _parent, _shift) { \
  580. .id = _id, \
  581. .name = _name, \
  582. .parent_name = _parent, \
  583. .regs = &peri1_cg_regs, \
  584. .shift = _shift, \
  585. .ops = &mtk_clk_gate_ops_setclr, \
  586. }
  587. static const struct mtk_gate peri_gates[] __initconst = {
  588. /* PERI0 */
  589. GATE_PERI0(CLK_PERI_NFI, "peri_nfi", "axi_sel", 0),
  590. GATE_PERI0(CLK_PERI_THERM, "peri_therm", "axi_sel", 1),
  591. GATE_PERI0(CLK_PERI_PWM1, "peri_pwm1", "axi_sel", 2),
  592. GATE_PERI0(CLK_PERI_PWM2, "peri_pwm2", "axi_sel", 3),
  593. GATE_PERI0(CLK_PERI_PWM3, "peri_pwm3", "axi_sel", 4),
  594. GATE_PERI0(CLK_PERI_PWM4, "peri_pwm4", "axi_sel", 5),
  595. GATE_PERI0(CLK_PERI_PWM5, "peri_pwm5", "axi_sel", 6),
  596. GATE_PERI0(CLK_PERI_PWM6, "peri_pwm6", "axi_sel", 7),
  597. GATE_PERI0(CLK_PERI_PWM7, "peri_pwm7", "axi_sel", 8),
  598. GATE_PERI0(CLK_PERI_PWM, "peri_pwm", "axi_sel", 9),
  599. GATE_PERI0(CLK_PERI_USB0, "peri_usb0", "usb20_sel", 10),
  600. GATE_PERI0(CLK_PERI_USB1, "peri_usb1", "usb20_sel", 11),
  601. GATE_PERI0(CLK_PERI_AP_DMA, "peri_ap_dma", "axi_sel", 12),
  602. GATE_PERI0(CLK_PERI_MSDC30_0, "peri_msdc30_0", "msdc50_0_sel", 13),
  603. GATE_PERI0(CLK_PERI_MSDC30_1, "peri_msdc30_1", "msdc30_1_sel", 14),
  604. GATE_PERI0(CLK_PERI_MSDC30_2, "peri_msdc30_2", "msdc30_2_sel", 15),
  605. GATE_PERI0(CLK_PERI_MSDC30_3, "peri_msdc30_3", "msdc30_3_sel", 16),
  606. GATE_PERI0(CLK_PERI_NLI_ARB, "peri_nli_arb", "axi_sel", 17),
  607. GATE_PERI0(CLK_PERI_IRDA, "peri_irda", "irda_sel", 18),
  608. GATE_PERI0(CLK_PERI_UART0, "peri_uart0", "axi_sel", 19),
  609. GATE_PERI0(CLK_PERI_UART1, "peri_uart1", "axi_sel", 20),
  610. GATE_PERI0(CLK_PERI_UART2, "peri_uart2", "axi_sel", 21),
  611. GATE_PERI0(CLK_PERI_UART3, "peri_uart3", "axi_sel", 22),
  612. GATE_PERI0(CLK_PERI_I2C0, "peri_i2c0", "axi_sel", 23),
  613. GATE_PERI0(CLK_PERI_I2C1, "peri_i2c1", "axi_sel", 24),
  614. GATE_PERI0(CLK_PERI_I2C2, "peri_i2c2", "axi_sel", 25),
  615. GATE_PERI0(CLK_PERI_I2C3, "peri_i2c3", "axi_sel", 26),
  616. GATE_PERI0(CLK_PERI_I2C4, "peri_i2c4", "axi_sel", 27),
  617. GATE_PERI0(CLK_PERI_AUXADC, "peri_auxadc", "clk26m", 28),
  618. GATE_PERI0(CLK_PERI_SPI0, "peri_spi0", "spi_sel", 29),
  619. GATE_PERI0(CLK_PERI_I2C5, "peri_i2c5", "axi_sel", 30),
  620. GATE_PERI0(CLK_PERI_NFIECC, "peri_nfiecc", "axi_sel", 31),
  621. /* PERI1 */
  622. GATE_PERI1(CLK_PERI_SPI, "peri_spi", "spi_sel", 0),
  623. GATE_PERI1(CLK_PERI_IRRX, "peri_irrx", "spi_sel", 1),
  624. GATE_PERI1(CLK_PERI_I2C6, "peri_i2c6", "axi_sel", 2),
  625. };
  626. static const char * const uart_ck_sel_parents[] __initconst = {
  627. "clk26m",
  628. "uart_sel",
  629. };
  630. static const struct mtk_composite peri_clks[] __initconst = {
  631. MUX(CLK_PERI_UART0_SEL, "uart0_ck_sel", uart_ck_sel_parents, 0x40c, 0, 1),
  632. MUX(CLK_PERI_UART1_SEL, "uart1_ck_sel", uart_ck_sel_parents, 0x40c, 1, 1),
  633. MUX(CLK_PERI_UART2_SEL, "uart2_ck_sel", uart_ck_sel_parents, 0x40c, 2, 1),
  634. MUX(CLK_PERI_UART3_SEL, "uart3_ck_sel", uart_ck_sel_parents, 0x40c, 3, 1),
  635. };
  636. static const struct mtk_gate_regs cg_regs_4_8_0 __initconst = {
  637. .set_ofs = 0x0004,
  638. .clr_ofs = 0x0008,
  639. .sta_ofs = 0x0000,
  640. };
  641. #define GATE_IMG(_id, _name, _parent, _shift) { \
  642. .id = _id, \
  643. .name = _name, \
  644. .parent_name = _parent, \
  645. .regs = &cg_regs_4_8_0, \
  646. .shift = _shift, \
  647. .ops = &mtk_clk_gate_ops_setclr, \
  648. }
  649. static const struct mtk_gate img_clks[] __initconst = {
  650. GATE_IMG(CLK_IMG_LARB2_SMI, "img_larb2_smi", "mm_sel", 0),
  651. GATE_IMG(CLK_IMG_CAM_SMI, "img_cam_smi", "mm_sel", 5),
  652. GATE_IMG(CLK_IMG_CAM_CAM, "img_cam_cam", "mm_sel", 6),
  653. GATE_IMG(CLK_IMG_SEN_TG, "img_sen_tg", "camtg_sel", 7),
  654. GATE_IMG(CLK_IMG_SEN_CAM, "img_sen_cam", "mm_sel", 8),
  655. GATE_IMG(CLK_IMG_CAM_SV, "img_cam_sv", "mm_sel", 9),
  656. GATE_IMG(CLK_IMG_FD, "img_fd", "mm_sel", 11),
  657. };
  658. static const struct mtk_gate_regs mm0_cg_regs __initconst = {
  659. .set_ofs = 0x0104,
  660. .clr_ofs = 0x0108,
  661. .sta_ofs = 0x0100,
  662. };
  663. static const struct mtk_gate_regs mm1_cg_regs __initconst = {
  664. .set_ofs = 0x0114,
  665. .clr_ofs = 0x0118,
  666. .sta_ofs = 0x0110,
  667. };
  668. #define GATE_MM0(_id, _name, _parent, _shift) { \
  669. .id = _id, \
  670. .name = _name, \
  671. .parent_name = _parent, \
  672. .regs = &mm0_cg_regs, \
  673. .shift = _shift, \
  674. .ops = &mtk_clk_gate_ops_setclr, \
  675. }
  676. #define GATE_MM1(_id, _name, _parent, _shift) { \
  677. .id = _id, \
  678. .name = _name, \
  679. .parent_name = _parent, \
  680. .regs = &mm1_cg_regs, \
  681. .shift = _shift, \
  682. .ops = &mtk_clk_gate_ops_setclr, \
  683. }
  684. static const struct mtk_gate mm_clks[] __initconst = {
  685. /* MM0 */
  686. GATE_MM0(CLK_MM_SMI_COMMON, "mm_smi_common", "mm_sel", 0),
  687. GATE_MM0(CLK_MM_SMI_LARB0, "mm_smi_larb0", "mm_sel", 1),
  688. GATE_MM0(CLK_MM_CAM_MDP, "mm_cam_mdp", "mm_sel", 2),
  689. GATE_MM0(CLK_MM_MDP_RDMA0, "mm_mdp_rdma0", "mm_sel", 3),
  690. GATE_MM0(CLK_MM_MDP_RDMA1, "mm_mdp_rdma1", "mm_sel", 4),
  691. GATE_MM0(CLK_MM_MDP_RSZ0, "mm_mdp_rsz0", "mm_sel", 5),
  692. GATE_MM0(CLK_MM_MDP_RSZ1, "mm_mdp_rsz1", "mm_sel", 6),
  693. GATE_MM0(CLK_MM_MDP_RSZ2, "mm_mdp_rsz2", "mm_sel", 7),
  694. GATE_MM0(CLK_MM_MDP_TDSHP0, "mm_mdp_tdshp0", "mm_sel", 8),
  695. GATE_MM0(CLK_MM_MDP_TDSHP1, "mm_mdp_tdshp1", "mm_sel", 9),
  696. GATE_MM0(CLK_MM_MDP_WDMA, "mm_mdp_wdma", "mm_sel", 11),
  697. GATE_MM0(CLK_MM_MDP_WROT0, "mm_mdp_wrot0", "mm_sel", 12),
  698. GATE_MM0(CLK_MM_MDP_WROT1, "mm_mdp_wrot1", "mm_sel", 13),
  699. GATE_MM0(CLK_MM_FAKE_ENG, "mm_fake_eng", "mm_sel", 14),
  700. GATE_MM0(CLK_MM_MUTEX_32K, "mm_mutex_32k", "rtc_sel", 15),
  701. GATE_MM0(CLK_MM_DISP_OVL0, "mm_disp_ovl0", "mm_sel", 16),
  702. GATE_MM0(CLK_MM_DISP_OVL1, "mm_disp_ovl1", "mm_sel", 17),
  703. GATE_MM0(CLK_MM_DISP_RDMA0, "mm_disp_rdma0", "mm_sel", 18),
  704. GATE_MM0(CLK_MM_DISP_RDMA1, "mm_disp_rdma1", "mm_sel", 19),
  705. GATE_MM0(CLK_MM_DISP_RDMA2, "mm_disp_rdma2", "mm_sel", 20),
  706. GATE_MM0(CLK_MM_DISP_WDMA0, "mm_disp_wdma0", "mm_sel", 21),
  707. GATE_MM0(CLK_MM_DISP_WDMA1, "mm_disp_wdma1", "mm_sel", 22),
  708. GATE_MM0(CLK_MM_DISP_COLOR0, "mm_disp_color0", "mm_sel", 23),
  709. GATE_MM0(CLK_MM_DISP_COLOR1, "mm_disp_color1", "mm_sel", 24),
  710. GATE_MM0(CLK_MM_DISP_AAL, "mm_disp_aal", "mm_sel", 25),
  711. GATE_MM0(CLK_MM_DISP_GAMMA, "mm_disp_gamma", "mm_sel", 26),
  712. GATE_MM0(CLK_MM_DISP_UFOE, "mm_disp_ufoe", "mm_sel", 27),
  713. GATE_MM0(CLK_MM_DISP_SPLIT0, "mm_disp_split0", "mm_sel", 28),
  714. GATE_MM0(CLK_MM_DISP_SPLIT1, "mm_disp_split1", "mm_sel", 29),
  715. GATE_MM0(CLK_MM_DISP_MERGE, "mm_disp_merge", "mm_sel", 30),
  716. GATE_MM0(CLK_MM_DISP_OD, "mm_disp_od", "mm_sel", 31),
  717. /* MM1 */
  718. GATE_MM1(CLK_MM_DISP_PWM0MM, "mm_disp_pwm0mm", "mm_sel", 0),
  719. GATE_MM1(CLK_MM_DISP_PWM026M, "mm_disp_pwm026m", "pwm_sel", 1),
  720. GATE_MM1(CLK_MM_DISP_PWM1MM, "mm_disp_pwm1mm", "mm_sel", 2),
  721. GATE_MM1(CLK_MM_DISP_PWM126M, "mm_disp_pwm126m", "pwm_sel", 3),
  722. GATE_MM1(CLK_MM_DSI0_ENGINE, "mm_dsi0_engine", "mm_sel", 4),
  723. GATE_MM1(CLK_MM_DSI0_DIGITAL, "mm_dsi0_digital", "dsi0_dig", 5),
  724. GATE_MM1(CLK_MM_DSI1_ENGINE, "mm_dsi1_engine", "mm_sel", 6),
  725. GATE_MM1(CLK_MM_DSI1_DIGITAL, "mm_dsi1_digital", "dsi1_dig", 7),
  726. GATE_MM1(CLK_MM_DPI_PIXEL, "mm_dpi_pixel", "dpi0_sel", 8),
  727. GATE_MM1(CLK_MM_DPI_ENGINE, "mm_dpi_engine", "mm_sel", 9),
  728. GATE_MM1(CLK_MM_DPI1_PIXEL, "mm_dpi1_pixel", "lvds_pxl", 10),
  729. GATE_MM1(CLK_MM_DPI1_ENGINE, "mm_dpi1_engine", "mm_sel", 11),
  730. GATE_MM1(CLK_MM_HDMI_PIXEL, "mm_hdmi_pixel", "dpi0_sel", 12),
  731. GATE_MM1(CLK_MM_HDMI_PLLCK, "mm_hdmi_pllck", "hdmi_sel", 13),
  732. GATE_MM1(CLK_MM_HDMI_AUDIO, "mm_hdmi_audio", "apll1", 14),
  733. GATE_MM1(CLK_MM_HDMI_SPDIF, "mm_hdmi_spdif", "apll2", 15),
  734. GATE_MM1(CLK_MM_LVDS_PIXEL, "mm_lvds_pixel", "lvds_pxl", 16),
  735. GATE_MM1(CLK_MM_LVDS_CTS, "mm_lvds_cts", "lvds_cts", 17),
  736. GATE_MM1(CLK_MM_SMI_LARB4, "mm_smi_larb4", "mm_sel", 18),
  737. GATE_MM1(CLK_MM_HDMI_HDCP, "mm_hdmi_hdcp", "hdcp_sel", 19),
  738. GATE_MM1(CLK_MM_HDMI_HDCP24M, "mm_hdmi_hdcp24m", "hdcp_24m_sel", 20),
  739. };
  740. static const struct mtk_gate_regs vdec0_cg_regs __initconst = {
  741. .set_ofs = 0x0000,
  742. .clr_ofs = 0x0004,
  743. .sta_ofs = 0x0000,
  744. };
  745. static const struct mtk_gate_regs vdec1_cg_regs __initconst = {
  746. .set_ofs = 0x0008,
  747. .clr_ofs = 0x000c,
  748. .sta_ofs = 0x0008,
  749. };
  750. #define GATE_VDEC0(_id, _name, _parent, _shift) { \
  751. .id = _id, \
  752. .name = _name, \
  753. .parent_name = _parent, \
  754. .regs = &vdec0_cg_regs, \
  755. .shift = _shift, \
  756. .ops = &mtk_clk_gate_ops_setclr_inv, \
  757. }
  758. #define GATE_VDEC1(_id, _name, _parent, _shift) { \
  759. .id = _id, \
  760. .name = _name, \
  761. .parent_name = _parent, \
  762. .regs = &vdec1_cg_regs, \
  763. .shift = _shift, \
  764. .ops = &mtk_clk_gate_ops_setclr_inv, \
  765. }
  766. static const struct mtk_gate vdec_clks[] __initconst = {
  767. GATE_VDEC0(CLK_VDEC_CKEN, "vdec_cken", "vdec_sel", 0),
  768. GATE_VDEC1(CLK_VDEC_LARB_CKEN, "vdec_larb_cken", "mm_sel", 0),
  769. };
  770. #define GATE_VENC(_id, _name, _parent, _shift) { \
  771. .id = _id, \
  772. .name = _name, \
  773. .parent_name = _parent, \
  774. .regs = &cg_regs_4_8_0, \
  775. .shift = _shift, \
  776. .ops = &mtk_clk_gate_ops_setclr_inv, \
  777. }
  778. static const struct mtk_gate venc_clks[] __initconst = {
  779. GATE_VENC(CLK_VENC_CKE0, "venc_cke0", "mm_sel", 0),
  780. GATE_VENC(CLK_VENC_CKE1, "venc_cke1", "venc_sel", 4),
  781. GATE_VENC(CLK_VENC_CKE2, "venc_cke2", "venc_sel", 8),
  782. GATE_VENC(CLK_VENC_CKE3, "venc_cke3", "venc_sel", 12),
  783. };
  784. #define GATE_VENCLT(_id, _name, _parent, _shift) { \
  785. .id = _id, \
  786. .name = _name, \
  787. .parent_name = _parent, \
  788. .regs = &cg_regs_4_8_0, \
  789. .shift = _shift, \
  790. .ops = &mtk_clk_gate_ops_setclr_inv, \
  791. }
  792. static const struct mtk_gate venclt_clks[] __initconst = {
  793. GATE_VENCLT(CLK_VENCLT_CKE0, "venclt_cke0", "mm_sel", 0),
  794. GATE_VENCLT(CLK_VENCLT_CKE1, "venclt_cke1", "venclt_sel", 4),
  795. };
  796. static struct clk_onecell_data *mt8173_top_clk_data __initdata;
  797. static struct clk_onecell_data *mt8173_pll_clk_data __initdata;
  798. static void __init mtk_clk_enable_critical(void)
  799. {
  800. if (!mt8173_top_clk_data || !mt8173_pll_clk_data)
  801. return;
  802. clk_prepare_enable(mt8173_pll_clk_data->clks[CLK_APMIXED_ARMCA15PLL]);
  803. clk_prepare_enable(mt8173_pll_clk_data->clks[CLK_APMIXED_ARMCA7PLL]);
  804. clk_prepare_enable(mt8173_top_clk_data->clks[CLK_TOP_MEM_SEL]);
  805. clk_prepare_enable(mt8173_top_clk_data->clks[CLK_TOP_DDRPHYCFG_SEL]);
  806. clk_prepare_enable(mt8173_top_clk_data->clks[CLK_TOP_CCI400_SEL]);
  807. clk_prepare_enable(mt8173_top_clk_data->clks[CLK_TOP_RTC_SEL]);
  808. }
  809. static void __init mtk_topckgen_init(struct device_node *node)
  810. {
  811. struct clk_onecell_data *clk_data;
  812. void __iomem *base;
  813. int r;
  814. base = of_iomap(node, 0);
  815. if (!base) {
  816. pr_err("%s(): ioremap failed\n", __func__);
  817. return;
  818. }
  819. mt8173_top_clk_data = clk_data = mtk_alloc_clk_data(CLK_TOP_NR_CLK);
  820. mtk_clk_register_fixed_clks(fixed_clks, ARRAY_SIZE(fixed_clks), clk_data);
  821. mtk_clk_register_factors(top_divs, ARRAY_SIZE(top_divs), clk_data);
  822. mtk_clk_register_composites(top_muxes, ARRAY_SIZE(top_muxes), base,
  823. &mt8173_clk_lock, clk_data);
  824. r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
  825. if (r)
  826. pr_err("%s(): could not register clock provider: %d\n",
  827. __func__, r);
  828. mtk_clk_enable_critical();
  829. }
  830. CLK_OF_DECLARE(mtk_topckgen, "mediatek,mt8173-topckgen", mtk_topckgen_init);
  831. static void __init mtk_infrasys_init(struct device_node *node)
  832. {
  833. struct clk_onecell_data *clk_data;
  834. int r;
  835. clk_data = mtk_alloc_clk_data(CLK_INFRA_NR_CLK);
  836. mtk_clk_register_gates(node, infra_clks, ARRAY_SIZE(infra_clks),
  837. clk_data);
  838. mtk_clk_register_factors(infra_divs, ARRAY_SIZE(infra_divs), clk_data);
  839. r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
  840. if (r)
  841. pr_err("%s(): could not register clock provider: %d\n",
  842. __func__, r);
  843. mtk_register_reset_controller(node, 2, 0x30);
  844. }
  845. CLK_OF_DECLARE(mtk_infrasys, "mediatek,mt8173-infracfg", mtk_infrasys_init);
  846. static void __init mtk_pericfg_init(struct device_node *node)
  847. {
  848. struct clk_onecell_data *clk_data;
  849. int r;
  850. void __iomem *base;
  851. base = of_iomap(node, 0);
  852. if (!base) {
  853. pr_err("%s(): ioremap failed\n", __func__);
  854. return;
  855. }
  856. clk_data = mtk_alloc_clk_data(CLK_PERI_NR_CLK);
  857. mtk_clk_register_gates(node, peri_gates, ARRAY_SIZE(peri_gates),
  858. clk_data);
  859. mtk_clk_register_composites(peri_clks, ARRAY_SIZE(peri_clks), base,
  860. &mt8173_clk_lock, clk_data);
  861. r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
  862. if (r)
  863. pr_err("%s(): could not register clock provider: %d\n",
  864. __func__, r);
  865. mtk_register_reset_controller(node, 2, 0);
  866. }
  867. CLK_OF_DECLARE(mtk_pericfg, "mediatek,mt8173-pericfg", mtk_pericfg_init);
  868. struct mtk_clk_usb {
  869. int id;
  870. const char *name;
  871. const char *parent;
  872. u32 reg_ofs;
  873. };
  874. #define APMIXED_USB(_id, _name, _parent, _reg_ofs) { \
  875. .id = _id, \
  876. .name = _name, \
  877. .parent = _parent, \
  878. .reg_ofs = _reg_ofs, \
  879. }
  880. static const struct mtk_clk_usb apmixed_usb[] __initconst = {
  881. APMIXED_USB(CLK_APMIXED_REF2USB_TX, "ref2usb_tx", "clk26m", 0x8),
  882. };
  883. #define MT8173_PLL_FMAX (3000UL * MHZ)
  884. #define CON0_MT8173_RST_BAR BIT(24)
  885. #define PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \
  886. _pd_reg, _pd_shift, _tuner_reg, _pcw_reg, \
  887. _pcw_shift, _div_table) { \
  888. .id = _id, \
  889. .name = _name, \
  890. .reg = _reg, \
  891. .pwr_reg = _pwr_reg, \
  892. .en_mask = _en_mask, \
  893. .flags = _flags, \
  894. .rst_bar_mask = CON0_MT8173_RST_BAR, \
  895. .fmax = MT8173_PLL_FMAX, \
  896. .pcwbits = _pcwbits, \
  897. .pd_reg = _pd_reg, \
  898. .pd_shift = _pd_shift, \
  899. .tuner_reg = _tuner_reg, \
  900. .pcw_reg = _pcw_reg, \
  901. .pcw_shift = _pcw_shift, \
  902. .div_table = _div_table, \
  903. }
  904. #define PLL(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \
  905. _pd_reg, _pd_shift, _tuner_reg, _pcw_reg, \
  906. _pcw_shift) \
  907. PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \
  908. _pd_reg, _pd_shift, _tuner_reg, _pcw_reg, _pcw_shift, \
  909. NULL)
  910. static const struct mtk_pll_div_table mmpll_div_table[] = {
  911. { .div = 0, .freq = MT8173_PLL_FMAX },
  912. { .div = 1, .freq = 1000000000 },
  913. { .div = 2, .freq = 702000000 },
  914. { .div = 3, .freq = 253500000 },
  915. { .div = 4, .freq = 126750000 },
  916. { } /* sentinel */
  917. };
  918. static const struct mtk_pll_data plls[] = {
  919. PLL(CLK_APMIXED_ARMCA15PLL, "armca15pll", 0x200, 0x20c, 0x00000001, 0, 21, 0x204, 24, 0x0, 0x204, 0),
  920. PLL(CLK_APMIXED_ARMCA7PLL, "armca7pll", 0x210, 0x21c, 0x00000001, 0, 21, 0x214, 24, 0x0, 0x214, 0),
  921. PLL(CLK_APMIXED_MAINPLL, "mainpll", 0x220, 0x22c, 0xf0000101, HAVE_RST_BAR, 21, 0x220, 4, 0x0, 0x224, 0),
  922. PLL(CLK_APMIXED_UNIVPLL, "univpll", 0x230, 0x23c, 0xfe000001, HAVE_RST_BAR, 7, 0x230, 4, 0x0, 0x234, 14),
  923. PLL_B(CLK_APMIXED_MMPLL, "mmpll", 0x240, 0x24c, 0x00000001, 0, 21, 0x244, 24, 0x0, 0x244, 0, mmpll_div_table),
  924. PLL(CLK_APMIXED_MSDCPLL, "msdcpll", 0x250, 0x25c, 0x00000001, 0, 21, 0x250, 4, 0x0, 0x254, 0),
  925. PLL(CLK_APMIXED_VENCPLL, "vencpll", 0x260, 0x26c, 0x00000001, 0, 21, 0x260, 4, 0x0, 0x264, 0),
  926. PLL(CLK_APMIXED_TVDPLL, "tvdpll", 0x270, 0x27c, 0x00000001, 0, 21, 0x270, 4, 0x0, 0x274, 0),
  927. PLL(CLK_APMIXED_MPLL, "mpll", 0x280, 0x28c, 0x00000001, 0, 21, 0x280, 4, 0x0, 0x284, 0),
  928. PLL(CLK_APMIXED_VCODECPLL, "vcodecpll", 0x290, 0x29c, 0x00000001, 0, 21, 0x290, 4, 0x0, 0x294, 0),
  929. PLL(CLK_APMIXED_APLL1, "apll1", 0x2a0, 0x2b0, 0x00000001, 0, 31, 0x2a0, 4, 0x2a4, 0x2a4, 0),
  930. PLL(CLK_APMIXED_APLL2, "apll2", 0x2b4, 0x2c4, 0x00000001, 0, 31, 0x2b4, 4, 0x2b8, 0x2b8, 0),
  931. PLL(CLK_APMIXED_LVDSPLL, "lvdspll", 0x2d0, 0x2dc, 0x00000001, 0, 21, 0x2d0, 4, 0x0, 0x2d4, 0),
  932. PLL(CLK_APMIXED_MSDCPLL2, "msdcpll2", 0x2f0, 0x2fc, 0x00000001, 0, 21, 0x2f0, 4, 0x0, 0x2f4, 0),
  933. };
  934. static void __init mtk_apmixedsys_init(struct device_node *node)
  935. {
  936. struct clk_onecell_data *clk_data;
  937. void __iomem *base;
  938. struct clk *clk;
  939. int r, i;
  940. base = of_iomap(node, 0);
  941. if (!base) {
  942. pr_err("%s(): ioremap failed\n", __func__);
  943. return;
  944. }
  945. mt8173_pll_clk_data = clk_data = mtk_alloc_clk_data(CLK_APMIXED_NR_CLK);
  946. if (!clk_data) {
  947. iounmap(base);
  948. return;
  949. }
  950. mtk_clk_register_plls(node, plls, ARRAY_SIZE(plls), clk_data);
  951. for (i = 0; i < ARRAY_SIZE(apmixed_usb); i++) {
  952. const struct mtk_clk_usb *cku = &apmixed_usb[i];
  953. clk = mtk_clk_register_ref2usb_tx(cku->name, cku->parent,
  954. base + cku->reg_ofs);
  955. if (IS_ERR(clk)) {
  956. pr_err("Failed to register clk %s: %ld\n", cku->name,
  957. PTR_ERR(clk));
  958. continue;
  959. }
  960. clk_data->clks[cku->id] = clk;
  961. }
  962. clk = clk_register_divider(NULL, "hdmi_ref", "tvdpll_594m", 0,
  963. base + 0x40, 16, 3, CLK_DIVIDER_POWER_OF_TWO,
  964. NULL);
  965. clk_data->clks[CLK_APMIXED_HDMI_REF] = clk;
  966. r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
  967. if (r)
  968. pr_err("%s(): could not register clock provider: %d\n",
  969. __func__, r);
  970. mtk_clk_enable_critical();
  971. }
  972. CLK_OF_DECLARE(mtk_apmixedsys, "mediatek,mt8173-apmixedsys",
  973. mtk_apmixedsys_init);
  974. static void __init mtk_imgsys_init(struct device_node *node)
  975. {
  976. struct clk_onecell_data *clk_data;
  977. int r;
  978. clk_data = mtk_alloc_clk_data(CLK_IMG_NR_CLK);
  979. mtk_clk_register_gates(node, img_clks, ARRAY_SIZE(img_clks),
  980. clk_data);
  981. r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
  982. if (r)
  983. pr_err("%s(): could not register clock provider: %d\n",
  984. __func__, r);
  985. }
  986. CLK_OF_DECLARE(mtk_imgsys, "mediatek,mt8173-imgsys", mtk_imgsys_init);
  987. static void __init mtk_mmsys_init(struct device_node *node)
  988. {
  989. struct clk_onecell_data *clk_data;
  990. int r;
  991. clk_data = mtk_alloc_clk_data(CLK_MM_NR_CLK);
  992. mtk_clk_register_gates(node, mm_clks, ARRAY_SIZE(mm_clks),
  993. clk_data);
  994. r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
  995. if (r)
  996. pr_err("%s(): could not register clock provider: %d\n",
  997. __func__, r);
  998. }
  999. CLK_OF_DECLARE(mtk_mmsys, "mediatek,mt8173-mmsys", mtk_mmsys_init);
  1000. static void __init mtk_vdecsys_init(struct device_node *node)
  1001. {
  1002. struct clk_onecell_data *clk_data;
  1003. int r;
  1004. clk_data = mtk_alloc_clk_data(CLK_VDEC_NR_CLK);
  1005. mtk_clk_register_gates(node, vdec_clks, ARRAY_SIZE(vdec_clks),
  1006. clk_data);
  1007. r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
  1008. if (r)
  1009. pr_err("%s(): could not register clock provider: %d\n",
  1010. __func__, r);
  1011. }
  1012. CLK_OF_DECLARE(mtk_vdecsys, "mediatek,mt8173-vdecsys", mtk_vdecsys_init);
  1013. static void __init mtk_vencsys_init(struct device_node *node)
  1014. {
  1015. struct clk_onecell_data *clk_data;
  1016. int r;
  1017. clk_data = mtk_alloc_clk_data(CLK_VENC_NR_CLK);
  1018. mtk_clk_register_gates(node, venc_clks, ARRAY_SIZE(venc_clks),
  1019. clk_data);
  1020. r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
  1021. if (r)
  1022. pr_err("%s(): could not register clock provider: %d\n",
  1023. __func__, r);
  1024. }
  1025. CLK_OF_DECLARE(mtk_vencsys, "mediatek,mt8173-vencsys", mtk_vencsys_init);
  1026. static void __init mtk_vencltsys_init(struct device_node *node)
  1027. {
  1028. struct clk_onecell_data *clk_data;
  1029. int r;
  1030. clk_data = mtk_alloc_clk_data(CLK_VENCLT_NR_CLK);
  1031. mtk_clk_register_gates(node, venclt_clks, ARRAY_SIZE(venclt_clks),
  1032. clk_data);
  1033. r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
  1034. if (r)
  1035. pr_err("%s(): could not register clock provider: %d\n",
  1036. __func__, r);
  1037. }
  1038. CLK_OF_DECLARE(mtk_vencltsys, "mediatek,mt8173-vencltsys", mtk_vencltsys_init);