dcr.h 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208
  1. #ifndef _PPC_BOOT_DCR_H_
  2. #define _PPC_BOOT_DCR_H_
  3. #define mfdcr(rn) \
  4. ({ \
  5. unsigned long rval; \
  6. asm volatile("mfdcr %0,%1" : "=r"(rval) : "i"(rn)); \
  7. rval; \
  8. })
  9. #define mtdcr(rn, val) \
  10. asm volatile("mtdcr %0,%1" : : "i"(rn), "r"(val))
  11. #define mfdcrx(rn) \
  12. ({ \
  13. unsigned long rval; \
  14. asm volatile("mfdcrx %0,%1" : "=r"(rval) : "r"(rn)); \
  15. rval; \
  16. })
  17. #define mtdcrx(rn, val) \
  18. ({ \
  19. asm volatile("mtdcrx %0,%1" : : "r"(rn), "r" (val)); \
  20. })
  21. /* 440GP/440GX SDRAM controller DCRs */
  22. #define DCRN_SDRAM0_CFGADDR 0x010
  23. #define DCRN_SDRAM0_CFGDATA 0x011
  24. #define SDRAM0_READ(offset) ({\
  25. mtdcr(DCRN_SDRAM0_CFGADDR, offset); \
  26. mfdcr(DCRN_SDRAM0_CFGDATA); })
  27. #define SDRAM0_WRITE(offset, data) ({\
  28. mtdcr(DCRN_SDRAM0_CFGADDR, offset); \
  29. mtdcr(DCRN_SDRAM0_CFGDATA, data); })
  30. #define SDRAM0_B0CR 0x40
  31. #define SDRAM0_B1CR 0x44
  32. #define SDRAM0_B2CR 0x48
  33. #define SDRAM0_B3CR 0x4c
  34. static const unsigned long sdram_bxcr[] = { SDRAM0_B0CR, SDRAM0_B1CR,
  35. SDRAM0_B2CR, SDRAM0_B3CR };
  36. #define SDRAM_CONFIG_BANK_ENABLE 0x00000001
  37. #define SDRAM_CONFIG_SIZE_MASK 0x000e0000
  38. #define SDRAM_CONFIG_BANK_SIZE(reg) \
  39. (0x00400000 << ((reg & SDRAM_CONFIG_SIZE_MASK) >> 17))
  40. /* 440GP External Bus Controller (EBC) */
  41. #define DCRN_EBC0_CFGADDR 0x012
  42. #define DCRN_EBC0_CFGDATA 0x013
  43. #define EBC_NUM_BANKS 8
  44. #define EBC_B0CR 0x00
  45. #define EBC_B1CR 0x01
  46. #define EBC_B2CR 0x02
  47. #define EBC_B3CR 0x03
  48. #define EBC_B4CR 0x04
  49. #define EBC_B5CR 0x05
  50. #define EBC_B6CR 0x06
  51. #define EBC_B7CR 0x07
  52. #define EBC_BXCR(n) (n)
  53. #define EBC_BXCR_BAS 0xfff00000
  54. #define EBC_BXCR_BS 0x000e0000
  55. #define EBC_BXCR_BANK_SIZE(reg) \
  56. (0x100000 << (((reg) & EBC_BXCR_BS) >> 17))
  57. #define EBC_BXCR_BU 0x00018000
  58. #define EBC_BXCR_BU_OFF 0x00000000
  59. #define EBC_BXCR_BU_RO 0x00008000
  60. #define EBC_BXCR_BU_WO 0x00010000
  61. #define EBC_BXCR_BU_RW 0x00018000
  62. #define EBC_BXCR_BW 0x00006000
  63. #define EBC_B0AP 0x10
  64. #define EBC_B1AP 0x11
  65. #define EBC_B2AP 0x12
  66. #define EBC_B3AP 0x13
  67. #define EBC_B4AP 0x14
  68. #define EBC_B5AP 0x15
  69. #define EBC_B6AP 0x16
  70. #define EBC_B7AP 0x17
  71. #define EBC_BXAP(n) (0x10+(n))
  72. #define EBC_BEAR 0x20
  73. #define EBC_BESR 0x21
  74. #define EBC_CFG 0x23
  75. #define EBC_CID 0x24
  76. /* 440GP Clock, PM, chip control */
  77. #define DCRN_CPC0_SR 0x0b0
  78. #define DCRN_CPC0_ER 0x0b1
  79. #define DCRN_CPC0_FR 0x0b2
  80. #define DCRN_CPC0_SYS0 0x0e0
  81. #define CPC0_SYS0_TUNE 0xffc00000
  82. #define CPC0_SYS0_FBDV_MASK 0x003c0000
  83. #define CPC0_SYS0_FWDVA_MASK 0x00038000
  84. #define CPC0_SYS0_FWDVB_MASK 0x00007000
  85. #define CPC0_SYS0_OPDV_MASK 0x00000c00
  86. #define CPC0_SYS0_EPDV_MASK 0x00000300
  87. /* Helper macros to compute the actual clock divider values from the
  88. * encodings in the CPC0 register */
  89. #define CPC0_SYS0_FBDV(reg) \
  90. ((((((reg) & CPC0_SYS0_FBDV_MASK) >> 18) - 1) & 0xf) + 1)
  91. #define CPC0_SYS0_FWDVA(reg) \
  92. (8 - (((reg) & CPC0_SYS0_FWDVA_MASK) >> 15))
  93. #define CPC0_SYS0_FWDVB(reg) \
  94. (8 - (((reg) & CPC0_SYS0_FWDVB_MASK) >> 12))
  95. #define CPC0_SYS0_OPDV(reg) \
  96. ((((reg) & CPC0_SYS0_OPDV_MASK) >> 10) + 1)
  97. #define CPC0_SYS0_EPDV(reg) \
  98. ((((reg) & CPC0_SYS0_EPDV_MASK) >> 8) + 1)
  99. #define CPC0_SYS0_EXTSL 0x00000080
  100. #define CPC0_SYS0_RW_MASK 0x00000060
  101. #define CPC0_SYS0_RL 0x00000010
  102. #define CPC0_SYS0_ZMIISL_MASK 0x0000000c
  103. #define CPC0_SYS0_BYPASS 0x00000002
  104. #define CPC0_SYS0_NTO1 0x00000001
  105. #define DCRN_CPC0_SYS1 0x0e1
  106. #define DCRN_CPC0_CUST0 0x0e2
  107. #define DCRN_CPC0_CUST1 0x0e3
  108. #define DCRN_CPC0_STRP0 0x0e4
  109. #define DCRN_CPC0_STRP1 0x0e5
  110. #define DCRN_CPC0_STRP2 0x0e6
  111. #define DCRN_CPC0_STRP3 0x0e7
  112. #define DCRN_CPC0_GPIO 0x0e8
  113. #define DCRN_CPC0_PLB 0x0e9
  114. #define DCRN_CPC0_CR1 0x0ea
  115. #define DCRN_CPC0_CR0 0x0eb
  116. #define CPC0_CR0_SWE 0x80000000
  117. #define CPC0_CR0_CETE 0x40000000
  118. #define CPC0_CR0_U1FCS 0x20000000
  119. #define CPC0_CR0_U0DTE 0x10000000
  120. #define CPC0_CR0_U0DRE 0x08000000
  121. #define CPC0_CR0_U0DC 0x04000000
  122. #define CPC0_CR0_U1DTE 0x02000000
  123. #define CPC0_CR0_U1DRE 0x01000000
  124. #define CPC0_CR0_U1DC 0x00800000
  125. #define CPC0_CR0_U0EC 0x00400000
  126. #define CPC0_CR0_U1EC 0x00200000
  127. #define CPC0_CR0_UDIV_MASK 0x001f0000
  128. #define CPC0_CR0_UDIV(reg) \
  129. ((((reg) & CPC0_CR0_UDIV_MASK) >> 16) + 1)
  130. #define DCRN_CPC0_MIRQ0 0x0ec
  131. #define DCRN_CPC0_MIRQ1 0x0ed
  132. #define DCRN_CPC0_JTAGID 0x0ef
  133. #define DCRN_MAL0_CFG 0x180
  134. #define MAL_RESET 0x80000000
  135. /* 440EP Clock/Power-on Reset regs */
  136. #define DCRN_CPR0_ADDR 0xc
  137. #define DCRN_CPR0_DATA 0xd
  138. #define CPR0_PLLD0 0x60
  139. #define CPR0_OPBD0 0xc0
  140. #define CPR0_PERD0 0xe0
  141. #define CPR0_PRIMBD0 0xa0
  142. #define CPR0_SCPID 0x120
  143. #define CPR0_PLLC0 0x40
  144. /* 405GP Clocking/Power Management/Chip Control regs */
  145. #define DCRN_CPC0_PLLMR 0xb0
  146. #define DCRN_405_CPC0_CR0 0xb1
  147. #define DCRN_405_CPC0_CR1 0xb2
  148. #define DCRN_405_CPC0_PSR 0xb4
  149. /* 405EP Clocking/Power Management/Chip Control regs */
  150. #define DCRN_CPC0_PLLMR0 0xf0
  151. #define DCRN_CPC0_PLLMR1 0xf4
  152. #define DCRN_CPC0_UCR 0xf5
  153. /* 440GX/405EX Clock Control reg */
  154. #define DCRN_CPR0_CLKUPD 0x020
  155. #define DCRN_CPR0_PLLC 0x040
  156. #define DCRN_CPR0_PLLD 0x060
  157. #define DCRN_CPR0_PRIMAD 0x080
  158. #define DCRN_CPR0_PRIMBD 0x0a0
  159. #define DCRN_CPR0_OPBD 0x0c0
  160. #define DCRN_CPR0_PERD 0x0e0
  161. #define DCRN_CPR0_MALD 0x100
  162. #define DCRN_SDR0_CONFIG_ADDR 0xe
  163. #define DCRN_SDR0_CONFIG_DATA 0xf
  164. /* SDR read/write helper macros */
  165. #define SDR0_READ(offset) ({\
  166. mtdcr(DCRN_SDR0_CONFIG_ADDR, offset); \
  167. mfdcr(DCRN_SDR0_CONFIG_DATA); })
  168. #define SDR0_WRITE(offset, data) ({\
  169. mtdcr(DCRN_SDR0_CONFIG_ADDR, offset); \
  170. mtdcr(DCRN_SDR0_CONFIG_DATA, data); })
  171. #define DCRN_SDR0_UART0 0x0120
  172. #define DCRN_SDR0_UART1 0x0121
  173. #define DCRN_SDR0_UART2 0x0122
  174. #define DCRN_SDR0_UART3 0x0123
  175. /* CPRs read/write helper macros - based off include/asm-ppc/ibm44x.h */
  176. #define DCRN_CPR0_CFGADDR 0xc
  177. #define DCRN_CPR0_CFGDATA 0xd
  178. #define CPR0_READ(offset) ({\
  179. mtdcr(DCRN_CPR0_CFGADDR, offset); \
  180. mfdcr(DCRN_CPR0_CFGDATA); })
  181. #define CPR0_WRITE(offset, data) ({\
  182. mtdcr(DCRN_CPR0_CFGADDR, offset); \
  183. mtdcr(DCRN_CPR0_CFGDATA, data); })
  184. #endif /* _PPC_BOOT_DCR_H_ */