pasemi_mac.h 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211
  1. /*
  2. * Copyright (C) 2006 PA Semi, Inc
  3. *
  4. * Driver for the PA6T-1682M onchip 1G/10G Ethernet MACs, soft state and
  5. * hardware register layouts.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #ifndef PASEMI_MAC_H
  20. #define PASEMI_MAC_H
  21. #include <linux/ethtool.h>
  22. #include <linux/netdevice.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/phy.h>
  25. /* Must be a power of two */
  26. #define RX_RING_SIZE 2048
  27. #define TX_RING_SIZE 4096
  28. #define CS_RING_SIZE (TX_RING_SIZE*2)
  29. #define MAX_CS 2
  30. struct pasemi_mac_txring {
  31. struct pasemi_dmachan chan; /* Must be first */
  32. spinlock_t lock;
  33. unsigned int size;
  34. unsigned int next_to_fill;
  35. unsigned int next_to_clean;
  36. struct pasemi_mac_buffer *ring_info;
  37. struct pasemi_mac *mac; /* Needed in intr handler */
  38. struct timer_list clean_timer;
  39. };
  40. struct pasemi_mac_rxring {
  41. struct pasemi_dmachan chan; /* Must be first */
  42. spinlock_t lock;
  43. u64 *buffers; /* RX interface buffer ring */
  44. dma_addr_t buf_dma;
  45. unsigned int size;
  46. unsigned int next_to_fill;
  47. unsigned int next_to_clean;
  48. struct pasemi_mac_buffer *ring_info;
  49. struct pasemi_mac *mac; /* Needed in intr handler */
  50. };
  51. struct pasemi_mac_csring {
  52. struct pasemi_dmachan chan;
  53. unsigned int size;
  54. unsigned int next_to_fill;
  55. int events[2];
  56. int last_event;
  57. int fun;
  58. };
  59. struct pasemi_mac {
  60. struct net_device *netdev;
  61. struct pci_dev *pdev;
  62. struct pci_dev *dma_pdev;
  63. struct pci_dev *iob_pdev;
  64. struct napi_struct napi;
  65. int bufsz; /* RX ring buffer size */
  66. int last_cs;
  67. int num_cs;
  68. u32 dma_if;
  69. u8 type;
  70. #define MAC_TYPE_GMAC 1
  71. #define MAC_TYPE_XAUI 2
  72. u8 mac_addr[ETH_ALEN];
  73. struct timer_list rxtimer;
  74. struct pasemi_mac_txring *tx;
  75. struct pasemi_mac_rxring *rx;
  76. struct pasemi_mac_csring *cs[MAX_CS];
  77. char tx_irq_name[10]; /* "eth%d tx" */
  78. char rx_irq_name[10]; /* "eth%d rx" */
  79. int link;
  80. int speed;
  81. int duplex;
  82. unsigned int msg_enable;
  83. };
  84. /* Software status descriptor (ring_info) */
  85. struct pasemi_mac_buffer {
  86. struct sk_buff *skb;
  87. dma_addr_t dma;
  88. };
  89. #define TX_DESC(tx, num) ((tx)->chan.ring_virt[(num) & (TX_RING_SIZE-1)])
  90. #define TX_DESC_INFO(tx, num) ((tx)->ring_info[(num) & (TX_RING_SIZE-1)])
  91. #define RX_DESC(rx, num) ((rx)->chan.ring_virt[(num) & (RX_RING_SIZE-1)])
  92. #define RX_DESC_INFO(rx, num) ((rx)->ring_info[(num) & (RX_RING_SIZE-1)])
  93. #define RX_BUFF(rx, num) ((rx)->buffers[(num) & (RX_RING_SIZE-1)])
  94. #define CS_DESC(cs, num) ((cs)->chan.ring_virt[(num) & (CS_RING_SIZE-1)])
  95. #define RING_USED(ring) (((ring)->next_to_fill - (ring)->next_to_clean) \
  96. & ((ring)->size - 1))
  97. #define RING_AVAIL(ring) ((ring->size) - RING_USED(ring))
  98. /* PCI register offsets and formats */
  99. /* MAC CFG register offsets */
  100. enum {
  101. PAS_MAC_CFG_PCFG = 0x80,
  102. PAS_MAC_CFG_MACCFG = 0x84,
  103. PAS_MAC_CFG_ADR0 = 0x8c,
  104. PAS_MAC_CFG_ADR1 = 0x90,
  105. PAS_MAC_CFG_TXP = 0x98,
  106. PAS_MAC_CFG_RMON = 0x100,
  107. PAS_MAC_IPC_CHNL = 0x208,
  108. };
  109. /* MAC CFG register fields */
  110. #define PAS_MAC_CFG_PCFG_PE 0x80000000
  111. #define PAS_MAC_CFG_PCFG_CE 0x40000000
  112. #define PAS_MAC_CFG_PCFG_BU 0x20000000
  113. #define PAS_MAC_CFG_PCFG_TT 0x10000000
  114. #define PAS_MAC_CFG_PCFG_TSR_M 0x0c000000
  115. #define PAS_MAC_CFG_PCFG_TSR_10M 0x00000000
  116. #define PAS_MAC_CFG_PCFG_TSR_100M 0x04000000
  117. #define PAS_MAC_CFG_PCFG_TSR_1G 0x08000000
  118. #define PAS_MAC_CFG_PCFG_TSR_10G 0x0c000000
  119. #define PAS_MAC_CFG_PCFG_T24 0x02000000
  120. #define PAS_MAC_CFG_PCFG_PR 0x01000000
  121. #define PAS_MAC_CFG_PCFG_CRO_M 0x00ff0000
  122. #define PAS_MAC_CFG_PCFG_CRO_S 16
  123. #define PAS_MAC_CFG_PCFG_IPO_M 0x0000ff00
  124. #define PAS_MAC_CFG_PCFG_IPO_S 8
  125. #define PAS_MAC_CFG_PCFG_S1 0x00000080
  126. #define PAS_MAC_CFG_PCFG_IO_M 0x00000060
  127. #define PAS_MAC_CFG_PCFG_IO_MAC 0x00000000
  128. #define PAS_MAC_CFG_PCFG_IO_OFF 0x00000020
  129. #define PAS_MAC_CFG_PCFG_IO_IND_ETH 0x00000040
  130. #define PAS_MAC_CFG_PCFG_IO_IND_IP 0x00000060
  131. #define PAS_MAC_CFG_PCFG_LP 0x00000010
  132. #define PAS_MAC_CFG_PCFG_TS 0x00000008
  133. #define PAS_MAC_CFG_PCFG_HD 0x00000004
  134. #define PAS_MAC_CFG_PCFG_SPD_M 0x00000003
  135. #define PAS_MAC_CFG_PCFG_SPD_10M 0x00000000
  136. #define PAS_MAC_CFG_PCFG_SPD_100M 0x00000001
  137. #define PAS_MAC_CFG_PCFG_SPD_1G 0x00000002
  138. #define PAS_MAC_CFG_PCFG_SPD_10G 0x00000003
  139. #define PAS_MAC_CFG_MACCFG_TXT_M 0x70000000
  140. #define PAS_MAC_CFG_MACCFG_TXT_S 28
  141. #define PAS_MAC_CFG_MACCFG_PRES_M 0x0f000000
  142. #define PAS_MAC_CFG_MACCFG_PRES_S 24
  143. #define PAS_MAC_CFG_MACCFG_MAXF_M 0x00ffff00
  144. #define PAS_MAC_CFG_MACCFG_MAXF_S 8
  145. #define PAS_MAC_CFG_MACCFG_MAXF(x) (((x) << PAS_MAC_CFG_MACCFG_MAXF_S) & \
  146. PAS_MAC_CFG_MACCFG_MAXF_M)
  147. #define PAS_MAC_CFG_MACCFG_MINF_M 0x000000ff
  148. #define PAS_MAC_CFG_MACCFG_MINF_S 0
  149. #define PAS_MAC_CFG_TXP_FCF 0x01000000
  150. #define PAS_MAC_CFG_TXP_FCE 0x00800000
  151. #define PAS_MAC_CFG_TXP_FC 0x00400000
  152. #define PAS_MAC_CFG_TXP_FPC_M 0x00300000
  153. #define PAS_MAC_CFG_TXP_FPC_S 20
  154. #define PAS_MAC_CFG_TXP_FPC(x) (((x) << PAS_MAC_CFG_TXP_FPC_S) & \
  155. PAS_MAC_CFG_TXP_FPC_M)
  156. #define PAS_MAC_CFG_TXP_RT 0x00080000
  157. #define PAS_MAC_CFG_TXP_BL 0x00040000
  158. #define PAS_MAC_CFG_TXP_SL_M 0x00030000
  159. #define PAS_MAC_CFG_TXP_SL_S 16
  160. #define PAS_MAC_CFG_TXP_SL(x) (((x) << PAS_MAC_CFG_TXP_SL_S) & \
  161. PAS_MAC_CFG_TXP_SL_M)
  162. #define PAS_MAC_CFG_TXP_COB_M 0x0000f000
  163. #define PAS_MAC_CFG_TXP_COB_S 12
  164. #define PAS_MAC_CFG_TXP_COB(x) (((x) << PAS_MAC_CFG_TXP_COB_S) & \
  165. PAS_MAC_CFG_TXP_COB_M)
  166. #define PAS_MAC_CFG_TXP_TIFT_M 0x00000f00
  167. #define PAS_MAC_CFG_TXP_TIFT_S 8
  168. #define PAS_MAC_CFG_TXP_TIFT(x) (((x) << PAS_MAC_CFG_TXP_TIFT_S) & \
  169. PAS_MAC_CFG_TXP_TIFT_M)
  170. #define PAS_MAC_CFG_TXP_TIFG_M 0x000000ff
  171. #define PAS_MAC_CFG_TXP_TIFG_S 0
  172. #define PAS_MAC_CFG_TXP_TIFG(x) (((x) << PAS_MAC_CFG_TXP_TIFG_S) & \
  173. PAS_MAC_CFG_TXP_TIFG_M)
  174. #define PAS_MAC_RMON(r) (0x100+(r)*4)
  175. #define PAS_MAC_IPC_CHNL_DCHNO_M 0x003f0000
  176. #define PAS_MAC_IPC_CHNL_DCHNO_S 16
  177. #define PAS_MAC_IPC_CHNL_DCHNO(x) (((x) << PAS_MAC_IPC_CHNL_DCHNO_S) & \
  178. PAS_MAC_IPC_CHNL_DCHNO_M)
  179. #define PAS_MAC_IPC_CHNL_BCH_M 0x0000003f
  180. #define PAS_MAC_IPC_CHNL_BCH_S 0
  181. #define PAS_MAC_IPC_CHNL_BCH(x) (((x) << PAS_MAC_IPC_CHNL_BCH_S) & \
  182. PAS_MAC_IPC_CHNL_BCH_M)
  183. #endif /* PASEMI_MAC_H */