s2io.h 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146
  1. /************************************************************************
  2. * s2io.h: A Linux PCI-X Ethernet driver for Neterion 10GbE Server NIC
  3. * Copyright(c) 2002-2010 Exar Corp.
  4. * This software may be used and distributed according to the terms of
  5. * the GNU General Public License (GPL), incorporated herein by reference.
  6. * Drivers based on or derived from this code fall under the GPL and must
  7. * retain the authorship, copyright and license notice. This file is not
  8. * a complete program and may only be used when the entire operating
  9. * system is licensed under the GPL.
  10. * See the file COPYING in this distribution for more information.
  11. ************************************************************************/
  12. #ifndef _S2IO_H
  13. #define _S2IO_H
  14. #define TBD 0
  15. #define s2BIT(loc) (0x8000000000000000ULL >> (loc))
  16. #define vBIT(val, loc, sz) (((u64)val) << (64-loc-sz))
  17. #define INV(d) ((d&0xff)<<24) | (((d>>8)&0xff)<<16) | (((d>>16)&0xff)<<8)| ((d>>24)&0xff)
  18. #undef SUCCESS
  19. #define SUCCESS 0
  20. #define FAILURE -1
  21. #define S2IO_MINUS_ONE 0xFFFFFFFFFFFFFFFFULL
  22. #define S2IO_DISABLE_MAC_ENTRY 0xFFFFFFFFFFFFULL
  23. #define S2IO_MAX_PCI_CONFIG_SPACE_REINIT 100
  24. #define S2IO_BIT_RESET 1
  25. #define S2IO_BIT_SET 2
  26. #define CHECKBIT(value, nbit) (value & (1 << nbit))
  27. /* Maximum time to flicker LED when asked to identify NIC using ethtool */
  28. #define MAX_FLICKER_TIME 60000 /* 60 Secs */
  29. /* Maximum outstanding splits to be configured into xena. */
  30. enum {
  31. XENA_ONE_SPLIT_TRANSACTION = 0,
  32. XENA_TWO_SPLIT_TRANSACTION = 1,
  33. XENA_THREE_SPLIT_TRANSACTION = 2,
  34. XENA_FOUR_SPLIT_TRANSACTION = 3,
  35. XENA_EIGHT_SPLIT_TRANSACTION = 4,
  36. XENA_TWELVE_SPLIT_TRANSACTION = 5,
  37. XENA_SIXTEEN_SPLIT_TRANSACTION = 6,
  38. XENA_THIRTYTWO_SPLIT_TRANSACTION = 7
  39. };
  40. #define XENA_MAX_OUTSTANDING_SPLITS(n) (n << 4)
  41. /* OS concerned variables and constants */
  42. #define WATCH_DOG_TIMEOUT 15*HZ
  43. #define EFILL 0x1234
  44. #define ALIGN_SIZE 127
  45. #define PCIX_COMMAND_REGISTER 0x62
  46. /*
  47. * Debug related variables.
  48. */
  49. /* different debug levels. */
  50. #define ERR_DBG 0
  51. #define INIT_DBG 1
  52. #define INFO_DBG 2
  53. #define TX_DBG 3
  54. #define INTR_DBG 4
  55. /* Global variable that defines the present debug level of the driver. */
  56. static int debug_level = ERR_DBG;
  57. /* DEBUG message print. */
  58. #define DBG_PRINT(dbg_level, fmt, args...) do { \
  59. if (dbg_level <= debug_level) \
  60. pr_info(fmt, ##args); \
  61. } while (0)
  62. /* Protocol assist features of the NIC */
  63. #define L3_CKSUM_OK 0xFFFF
  64. #define L4_CKSUM_OK 0xFFFF
  65. #define S2IO_JUMBO_SIZE 9600
  66. /* Driver statistics maintained by driver */
  67. struct swStat {
  68. unsigned long long single_ecc_errs;
  69. unsigned long long double_ecc_errs;
  70. unsigned long long parity_err_cnt;
  71. unsigned long long serious_err_cnt;
  72. unsigned long long soft_reset_cnt;
  73. unsigned long long fifo_full_cnt;
  74. unsigned long long ring_full_cnt[8];
  75. /* LRO statistics */
  76. unsigned long long clubbed_frms_cnt;
  77. unsigned long long sending_both;
  78. unsigned long long outof_sequence_pkts;
  79. unsigned long long flush_max_pkts;
  80. unsigned long long sum_avg_pkts_aggregated;
  81. unsigned long long num_aggregations;
  82. /* Other statistics */
  83. unsigned long long mem_alloc_fail_cnt;
  84. unsigned long long pci_map_fail_cnt;
  85. unsigned long long watchdog_timer_cnt;
  86. unsigned long long mem_allocated;
  87. unsigned long long mem_freed;
  88. unsigned long long link_up_cnt;
  89. unsigned long long link_down_cnt;
  90. unsigned long long link_up_time;
  91. unsigned long long link_down_time;
  92. /* Transfer Code statistics */
  93. unsigned long long tx_buf_abort_cnt;
  94. unsigned long long tx_desc_abort_cnt;
  95. unsigned long long tx_parity_err_cnt;
  96. unsigned long long tx_link_loss_cnt;
  97. unsigned long long tx_list_proc_err_cnt;
  98. unsigned long long rx_parity_err_cnt;
  99. unsigned long long rx_abort_cnt;
  100. unsigned long long rx_parity_abort_cnt;
  101. unsigned long long rx_rda_fail_cnt;
  102. unsigned long long rx_unkn_prot_cnt;
  103. unsigned long long rx_fcs_err_cnt;
  104. unsigned long long rx_buf_size_err_cnt;
  105. unsigned long long rx_rxd_corrupt_cnt;
  106. unsigned long long rx_unkn_err_cnt;
  107. /* Error/alarm statistics*/
  108. unsigned long long tda_err_cnt;
  109. unsigned long long pfc_err_cnt;
  110. unsigned long long pcc_err_cnt;
  111. unsigned long long tti_err_cnt;
  112. unsigned long long lso_err_cnt;
  113. unsigned long long tpa_err_cnt;
  114. unsigned long long sm_err_cnt;
  115. unsigned long long mac_tmac_err_cnt;
  116. unsigned long long mac_rmac_err_cnt;
  117. unsigned long long xgxs_txgxs_err_cnt;
  118. unsigned long long xgxs_rxgxs_err_cnt;
  119. unsigned long long rc_err_cnt;
  120. unsigned long long prc_pcix_err_cnt;
  121. unsigned long long rpa_err_cnt;
  122. unsigned long long rda_err_cnt;
  123. unsigned long long rti_err_cnt;
  124. unsigned long long mc_err_cnt;
  125. };
  126. /* Xpak releated alarm and warnings */
  127. struct xpakStat {
  128. u64 alarm_transceiver_temp_high;
  129. u64 alarm_transceiver_temp_low;
  130. u64 alarm_laser_bias_current_high;
  131. u64 alarm_laser_bias_current_low;
  132. u64 alarm_laser_output_power_high;
  133. u64 alarm_laser_output_power_low;
  134. u64 warn_transceiver_temp_high;
  135. u64 warn_transceiver_temp_low;
  136. u64 warn_laser_bias_current_high;
  137. u64 warn_laser_bias_current_low;
  138. u64 warn_laser_output_power_high;
  139. u64 warn_laser_output_power_low;
  140. u64 xpak_regs_stat;
  141. u32 xpak_timer_count;
  142. };
  143. /* The statistics block of Xena */
  144. struct stat_block {
  145. /* Tx MAC statistics counters. */
  146. __le32 tmac_data_octets;
  147. __le32 tmac_frms;
  148. __le64 tmac_drop_frms;
  149. __le32 tmac_bcst_frms;
  150. __le32 tmac_mcst_frms;
  151. __le64 tmac_pause_ctrl_frms;
  152. __le32 tmac_ucst_frms;
  153. __le32 tmac_ttl_octets;
  154. __le32 tmac_any_err_frms;
  155. __le32 tmac_nucst_frms;
  156. __le64 tmac_ttl_less_fb_octets;
  157. __le64 tmac_vld_ip_octets;
  158. __le32 tmac_drop_ip;
  159. __le32 tmac_vld_ip;
  160. __le32 tmac_rst_tcp;
  161. __le32 tmac_icmp;
  162. __le64 tmac_tcp;
  163. __le32 reserved_0;
  164. __le32 tmac_udp;
  165. /* Rx MAC Statistics counters. */
  166. __le32 rmac_data_octets;
  167. __le32 rmac_vld_frms;
  168. __le64 rmac_fcs_err_frms;
  169. __le64 rmac_drop_frms;
  170. __le32 rmac_vld_bcst_frms;
  171. __le32 rmac_vld_mcst_frms;
  172. __le32 rmac_out_rng_len_err_frms;
  173. __le32 rmac_in_rng_len_err_frms;
  174. __le64 rmac_long_frms;
  175. __le64 rmac_pause_ctrl_frms;
  176. __le64 rmac_unsup_ctrl_frms;
  177. __le32 rmac_accepted_ucst_frms;
  178. __le32 rmac_ttl_octets;
  179. __le32 rmac_discarded_frms;
  180. __le32 rmac_accepted_nucst_frms;
  181. __le32 reserved_1;
  182. __le32 rmac_drop_events;
  183. __le64 rmac_ttl_less_fb_octets;
  184. __le64 rmac_ttl_frms;
  185. __le64 reserved_2;
  186. __le32 rmac_usized_frms;
  187. __le32 reserved_3;
  188. __le32 rmac_frag_frms;
  189. __le32 rmac_osized_frms;
  190. __le32 reserved_4;
  191. __le32 rmac_jabber_frms;
  192. __le64 rmac_ttl_64_frms;
  193. __le64 rmac_ttl_65_127_frms;
  194. __le64 reserved_5;
  195. __le64 rmac_ttl_128_255_frms;
  196. __le64 rmac_ttl_256_511_frms;
  197. __le64 reserved_6;
  198. __le64 rmac_ttl_512_1023_frms;
  199. __le64 rmac_ttl_1024_1518_frms;
  200. __le32 rmac_ip;
  201. __le32 reserved_7;
  202. __le64 rmac_ip_octets;
  203. __le32 rmac_drop_ip;
  204. __le32 rmac_hdr_err_ip;
  205. __le32 reserved_8;
  206. __le32 rmac_icmp;
  207. __le64 rmac_tcp;
  208. __le32 rmac_err_drp_udp;
  209. __le32 rmac_udp;
  210. __le64 rmac_xgmii_err_sym;
  211. __le64 rmac_frms_q0;
  212. __le64 rmac_frms_q1;
  213. __le64 rmac_frms_q2;
  214. __le64 rmac_frms_q3;
  215. __le64 rmac_frms_q4;
  216. __le64 rmac_frms_q5;
  217. __le64 rmac_frms_q6;
  218. __le64 rmac_frms_q7;
  219. __le16 rmac_full_q3;
  220. __le16 rmac_full_q2;
  221. __le16 rmac_full_q1;
  222. __le16 rmac_full_q0;
  223. __le16 rmac_full_q7;
  224. __le16 rmac_full_q6;
  225. __le16 rmac_full_q5;
  226. __le16 rmac_full_q4;
  227. __le32 reserved_9;
  228. __le32 rmac_pause_cnt;
  229. __le64 rmac_xgmii_data_err_cnt;
  230. __le64 rmac_xgmii_ctrl_err_cnt;
  231. __le32 rmac_err_tcp;
  232. __le32 rmac_accepted_ip;
  233. /* PCI/PCI-X Read transaction statistics. */
  234. __le32 new_rd_req_cnt;
  235. __le32 rd_req_cnt;
  236. __le32 rd_rtry_cnt;
  237. __le32 new_rd_req_rtry_cnt;
  238. /* PCI/PCI-X Write/Read transaction statistics. */
  239. __le32 wr_req_cnt;
  240. __le32 wr_rtry_rd_ack_cnt;
  241. __le32 new_wr_req_rtry_cnt;
  242. __le32 new_wr_req_cnt;
  243. __le32 wr_disc_cnt;
  244. __le32 wr_rtry_cnt;
  245. /* PCI/PCI-X Write / DMA Transaction statistics. */
  246. __le32 txp_wr_cnt;
  247. __le32 rd_rtry_wr_ack_cnt;
  248. __le32 txd_wr_cnt;
  249. __le32 txd_rd_cnt;
  250. __le32 rxd_wr_cnt;
  251. __le32 rxd_rd_cnt;
  252. __le32 rxf_wr_cnt;
  253. __le32 txf_rd_cnt;
  254. /* Tx MAC statistics overflow counters. */
  255. __le32 tmac_data_octets_oflow;
  256. __le32 tmac_frms_oflow;
  257. __le32 tmac_bcst_frms_oflow;
  258. __le32 tmac_mcst_frms_oflow;
  259. __le32 tmac_ucst_frms_oflow;
  260. __le32 tmac_ttl_octets_oflow;
  261. __le32 tmac_any_err_frms_oflow;
  262. __le32 tmac_nucst_frms_oflow;
  263. __le64 tmac_vlan_frms;
  264. __le32 tmac_drop_ip_oflow;
  265. __le32 tmac_vld_ip_oflow;
  266. __le32 tmac_rst_tcp_oflow;
  267. __le32 tmac_icmp_oflow;
  268. __le32 tpa_unknown_protocol;
  269. __le32 tmac_udp_oflow;
  270. __le32 reserved_10;
  271. __le32 tpa_parse_failure;
  272. /* Rx MAC Statistics overflow counters. */
  273. __le32 rmac_data_octets_oflow;
  274. __le32 rmac_vld_frms_oflow;
  275. __le32 rmac_vld_bcst_frms_oflow;
  276. __le32 rmac_vld_mcst_frms_oflow;
  277. __le32 rmac_accepted_ucst_frms_oflow;
  278. __le32 rmac_ttl_octets_oflow;
  279. __le32 rmac_discarded_frms_oflow;
  280. __le32 rmac_accepted_nucst_frms_oflow;
  281. __le32 rmac_usized_frms_oflow;
  282. __le32 rmac_drop_events_oflow;
  283. __le32 rmac_frag_frms_oflow;
  284. __le32 rmac_osized_frms_oflow;
  285. __le32 rmac_ip_oflow;
  286. __le32 rmac_jabber_frms_oflow;
  287. __le32 rmac_icmp_oflow;
  288. __le32 rmac_drop_ip_oflow;
  289. __le32 rmac_err_drp_udp_oflow;
  290. __le32 rmac_udp_oflow;
  291. __le32 reserved_11;
  292. __le32 rmac_pause_cnt_oflow;
  293. __le64 rmac_ttl_1519_4095_frms;
  294. __le64 rmac_ttl_4096_8191_frms;
  295. __le64 rmac_ttl_8192_max_frms;
  296. __le64 rmac_ttl_gt_max_frms;
  297. __le64 rmac_osized_alt_frms;
  298. __le64 rmac_jabber_alt_frms;
  299. __le64 rmac_gt_max_alt_frms;
  300. __le64 rmac_vlan_frms;
  301. __le32 rmac_len_discard;
  302. __le32 rmac_fcs_discard;
  303. __le32 rmac_pf_discard;
  304. __le32 rmac_da_discard;
  305. __le32 rmac_red_discard;
  306. __le32 rmac_rts_discard;
  307. __le32 reserved_12;
  308. __le32 rmac_ingm_full_discard;
  309. __le32 reserved_13;
  310. __le32 rmac_accepted_ip_oflow;
  311. __le32 reserved_14;
  312. __le32 link_fault_cnt;
  313. u8 buffer[20];
  314. struct swStat sw_stat;
  315. struct xpakStat xpak_stat;
  316. };
  317. /* Default value for 'vlan_strip_tag' configuration parameter */
  318. #define NO_STRIP_IN_PROMISC 2
  319. /*
  320. * Structures representing different init time configuration
  321. * parameters of the NIC.
  322. */
  323. #define MAX_TX_FIFOS 8
  324. #define MAX_RX_RINGS 8
  325. #define FIFO_DEFAULT_NUM 5
  326. #define FIFO_UDP_MAX_NUM 2 /* 0 - even, 1 -odd ports */
  327. #define FIFO_OTHER_MAX_NUM 1
  328. #define MAX_RX_DESC_1 (MAX_RX_RINGS * MAX_RX_BLOCKS_PER_RING * 128)
  329. #define MAX_RX_DESC_2 (MAX_RX_RINGS * MAX_RX_BLOCKS_PER_RING * 86)
  330. #define MAX_TX_DESC (MAX_AVAILABLE_TXDS)
  331. /* FIFO mappings for all possible number of fifos configured */
  332. static const int fifo_map[][MAX_TX_FIFOS] = {
  333. {0, 0, 0, 0, 0, 0, 0, 0},
  334. {0, 0, 0, 0, 1, 1, 1, 1},
  335. {0, 0, 0, 1, 1, 1, 2, 2},
  336. {0, 0, 1, 1, 2, 2, 3, 3},
  337. {0, 0, 1, 1, 2, 2, 3, 4},
  338. {0, 0, 1, 1, 2, 3, 4, 5},
  339. {0, 0, 1, 2, 3, 4, 5, 6},
  340. {0, 1, 2, 3, 4, 5, 6, 7},
  341. };
  342. static const u16 fifo_selector[MAX_TX_FIFOS] = {0, 1, 3, 3, 7, 7, 7, 7};
  343. /* Maintains Per FIFO related information. */
  344. struct tx_fifo_config {
  345. #define MAX_AVAILABLE_TXDS 8192
  346. u32 fifo_len; /* specifies len of FIFO up to 8192, ie no of TxDLs */
  347. /* Priority definition */
  348. #define TX_FIFO_PRI_0 0 /*Highest */
  349. #define TX_FIFO_PRI_1 1
  350. #define TX_FIFO_PRI_2 2
  351. #define TX_FIFO_PRI_3 3
  352. #define TX_FIFO_PRI_4 4
  353. #define TX_FIFO_PRI_5 5
  354. #define TX_FIFO_PRI_6 6
  355. #define TX_FIFO_PRI_7 7 /*lowest */
  356. u8 fifo_priority; /* specifies pointer level for FIFO */
  357. /* user should not set twos fifos with same pri */
  358. u8 f_no_snoop;
  359. #define NO_SNOOP_TXD 0x01
  360. #define NO_SNOOP_TXD_BUFFER 0x02
  361. };
  362. /* Maintains per Ring related information */
  363. struct rx_ring_config {
  364. u32 num_rxd; /*No of RxDs per Rx Ring */
  365. #define RX_RING_PRI_0 0 /* highest */
  366. #define RX_RING_PRI_1 1
  367. #define RX_RING_PRI_2 2
  368. #define RX_RING_PRI_3 3
  369. #define RX_RING_PRI_4 4
  370. #define RX_RING_PRI_5 5
  371. #define RX_RING_PRI_6 6
  372. #define RX_RING_PRI_7 7 /* lowest */
  373. u8 ring_priority; /*Specifies service priority of ring */
  374. /* OSM should not set any two rings with same priority */
  375. u8 ring_org; /*Organization of ring */
  376. #define RING_ORG_BUFF1 0x01
  377. #define RX_RING_ORG_BUFF3 0x03
  378. #define RX_RING_ORG_BUFF5 0x05
  379. u8 f_no_snoop;
  380. #define NO_SNOOP_RXD 0x01
  381. #define NO_SNOOP_RXD_BUFFER 0x02
  382. };
  383. /* This structure provides contains values of the tunable parameters
  384. * of the H/W
  385. */
  386. struct config_param {
  387. /* Tx Side */
  388. u32 tx_fifo_num; /*Number of Tx FIFOs */
  389. /* 0-No steering, 1-Priority steering, 2-Default fifo map */
  390. #define NO_STEERING 0
  391. #define TX_PRIORITY_STEERING 0x1
  392. #define TX_DEFAULT_STEERING 0x2
  393. u8 tx_steering_type;
  394. u8 fifo_mapping[MAX_TX_FIFOS];
  395. struct tx_fifo_config tx_cfg[MAX_TX_FIFOS]; /*Per-Tx FIFO config */
  396. u32 max_txds; /*Max no. of Tx buffer descriptor per TxDL */
  397. u64 tx_intr_type;
  398. #define INTA 0
  399. #define MSI_X 2
  400. u8 intr_type;
  401. u8 napi;
  402. /* Specifies if Tx Intr is UTILZ or PER_LIST type. */
  403. /* Rx Side */
  404. u32 rx_ring_num; /*Number of receive rings */
  405. #define MAX_RX_BLOCKS_PER_RING 150
  406. struct rx_ring_config rx_cfg[MAX_RX_RINGS]; /*Per-Rx Ring config */
  407. #define HEADER_ETHERNET_II_802_3_SIZE 14
  408. #define HEADER_802_2_SIZE 3
  409. #define HEADER_SNAP_SIZE 5
  410. #define HEADER_VLAN_SIZE 4
  411. #define MIN_MTU 46
  412. #define MAX_PYLD 1500
  413. #define MAX_MTU (MAX_PYLD+18)
  414. #define MAX_MTU_VLAN (MAX_PYLD+22)
  415. #define MAX_PYLD_JUMBO 9600
  416. #define MAX_MTU_JUMBO (MAX_PYLD_JUMBO+18)
  417. #define MAX_MTU_JUMBO_VLAN (MAX_PYLD_JUMBO+22)
  418. u16 bus_speed;
  419. int max_mc_addr; /* xena=64 herc=256 */
  420. int max_mac_addr; /* xena=16 herc=64 */
  421. int mc_start_offset; /* xena=16 herc=64 */
  422. u8 multiq;
  423. };
  424. /* Structure representing MAC Addrs */
  425. struct mac_addr {
  426. u8 mac_addr[ETH_ALEN];
  427. };
  428. /* Structure that represent every FIFO element in the BAR1
  429. * Address location.
  430. */
  431. struct TxFIFO_element {
  432. u64 TxDL_Pointer;
  433. u64 List_Control;
  434. #define TX_FIFO_LAST_TXD_NUM( val) vBIT(val,0,8)
  435. #define TX_FIFO_FIRST_LIST s2BIT(14)
  436. #define TX_FIFO_LAST_LIST s2BIT(15)
  437. #define TX_FIFO_FIRSTNLAST_LIST vBIT(3,14,2)
  438. #define TX_FIFO_SPECIAL_FUNC s2BIT(23)
  439. #define TX_FIFO_DS_NO_SNOOP s2BIT(31)
  440. #define TX_FIFO_BUFF_NO_SNOOP s2BIT(30)
  441. };
  442. /* Tx descriptor structure */
  443. struct TxD {
  444. u64 Control_1;
  445. /* bit mask */
  446. #define TXD_LIST_OWN_XENA s2BIT(7)
  447. #define TXD_T_CODE (s2BIT(12)|s2BIT(13)|s2BIT(14)|s2BIT(15))
  448. #define TXD_T_CODE_OK(val) (|(val & TXD_T_CODE))
  449. #define GET_TXD_T_CODE(val) ((val & TXD_T_CODE)<<12)
  450. #define TXD_GATHER_CODE (s2BIT(22) | s2BIT(23))
  451. #define TXD_GATHER_CODE_FIRST s2BIT(22)
  452. #define TXD_GATHER_CODE_LAST s2BIT(23)
  453. #define TXD_TCP_LSO_EN s2BIT(30)
  454. #define TXD_UDP_COF_EN s2BIT(31)
  455. #define TXD_UFO_EN s2BIT(31) | s2BIT(30)
  456. #define TXD_TCP_LSO_MSS(val) vBIT(val,34,14)
  457. #define TXD_UFO_MSS(val) vBIT(val,34,14)
  458. #define TXD_BUFFER0_SIZE(val) vBIT(val,48,16)
  459. u64 Control_2;
  460. #define TXD_TX_CKO_CONTROL (s2BIT(5)|s2BIT(6)|s2BIT(7))
  461. #define TXD_TX_CKO_IPV4_EN s2BIT(5)
  462. #define TXD_TX_CKO_TCP_EN s2BIT(6)
  463. #define TXD_TX_CKO_UDP_EN s2BIT(7)
  464. #define TXD_VLAN_ENABLE s2BIT(15)
  465. #define TXD_VLAN_TAG(val) vBIT(val,16,16)
  466. #define TXD_INT_NUMBER(val) vBIT(val,34,6)
  467. #define TXD_INT_TYPE_PER_LIST s2BIT(47)
  468. #define TXD_INT_TYPE_UTILZ s2BIT(46)
  469. #define TXD_SET_MARKER vBIT(0x6,0,4)
  470. u64 Buffer_Pointer;
  471. u64 Host_Control; /* reserved for host */
  472. };
  473. /* Structure to hold the phy and virt addr of every TxDL. */
  474. struct list_info_hold {
  475. dma_addr_t list_phy_addr;
  476. void *list_virt_addr;
  477. };
  478. /* Rx descriptor structure for 1 buffer mode */
  479. struct RxD_t {
  480. u64 Host_Control; /* reserved for host */
  481. u64 Control_1;
  482. #define RXD_OWN_XENA s2BIT(7)
  483. #define RXD_T_CODE (s2BIT(12)|s2BIT(13)|s2BIT(14)|s2BIT(15))
  484. #define RXD_FRAME_PROTO vBIT(0xFFFF,24,8)
  485. #define RXD_FRAME_VLAN_TAG s2BIT(24)
  486. #define RXD_FRAME_PROTO_IPV4 s2BIT(27)
  487. #define RXD_FRAME_PROTO_IPV6 s2BIT(28)
  488. #define RXD_FRAME_IP_FRAG s2BIT(29)
  489. #define RXD_FRAME_PROTO_TCP s2BIT(30)
  490. #define RXD_FRAME_PROTO_UDP s2BIT(31)
  491. #define TCP_OR_UDP_FRAME (RXD_FRAME_PROTO_TCP | RXD_FRAME_PROTO_UDP)
  492. #define RXD_GET_L3_CKSUM(val) ((u16)(val>> 16) & 0xFFFF)
  493. #define RXD_GET_L4_CKSUM(val) ((u16)(val) & 0xFFFF)
  494. u64 Control_2;
  495. #define THE_RXD_MARK 0x3
  496. #define SET_RXD_MARKER vBIT(THE_RXD_MARK, 0, 2)
  497. #define GET_RXD_MARKER(ctrl) ((ctrl & SET_RXD_MARKER) >> 62)
  498. #define MASK_VLAN_TAG vBIT(0xFFFF,48,16)
  499. #define SET_VLAN_TAG(val) vBIT(val,48,16)
  500. #define SET_NUM_TAG(val) vBIT(val,16,32)
  501. };
  502. /* Rx descriptor structure for 1 buffer mode */
  503. struct RxD1 {
  504. struct RxD_t h;
  505. #define MASK_BUFFER0_SIZE_1 vBIT(0x3FFF,2,14)
  506. #define SET_BUFFER0_SIZE_1(val) vBIT(val,2,14)
  507. #define RXD_GET_BUFFER0_SIZE_1(_Control_2) \
  508. (u16)((_Control_2 & MASK_BUFFER0_SIZE_1) >> 48)
  509. u64 Buffer0_ptr;
  510. };
  511. /* Rx descriptor structure for 3 or 2 buffer mode */
  512. struct RxD3 {
  513. struct RxD_t h;
  514. #define MASK_BUFFER0_SIZE_3 vBIT(0xFF,2,14)
  515. #define MASK_BUFFER1_SIZE_3 vBIT(0xFFFF,16,16)
  516. #define MASK_BUFFER2_SIZE_3 vBIT(0xFFFF,32,16)
  517. #define SET_BUFFER0_SIZE_3(val) vBIT(val,8,8)
  518. #define SET_BUFFER1_SIZE_3(val) vBIT(val,16,16)
  519. #define SET_BUFFER2_SIZE_3(val) vBIT(val,32,16)
  520. #define RXD_GET_BUFFER0_SIZE_3(Control_2) \
  521. (u8)((Control_2 & MASK_BUFFER0_SIZE_3) >> 48)
  522. #define RXD_GET_BUFFER1_SIZE_3(Control_2) \
  523. (u16)((Control_2 & MASK_BUFFER1_SIZE_3) >> 32)
  524. #define RXD_GET_BUFFER2_SIZE_3(Control_2) \
  525. (u16)((Control_2 & MASK_BUFFER2_SIZE_3) >> 16)
  526. #define BUF0_LEN 40
  527. #define BUF1_LEN 1
  528. u64 Buffer0_ptr;
  529. u64 Buffer1_ptr;
  530. u64 Buffer2_ptr;
  531. };
  532. /* Structure that represents the Rx descriptor block which contains
  533. * 128 Rx descriptors.
  534. */
  535. struct RxD_block {
  536. #define MAX_RXDS_PER_BLOCK_1 127
  537. struct RxD1 rxd[MAX_RXDS_PER_BLOCK_1];
  538. u64 reserved_0;
  539. #define END_OF_BLOCK 0xFEFFFFFFFFFFFFFFULL
  540. u64 reserved_1; /* 0xFEFFFFFFFFFFFFFF to mark last
  541. * Rxd in this blk */
  542. u64 reserved_2_pNext_RxD_block; /* Logical ptr to next */
  543. u64 pNext_RxD_Blk_physical; /* Buff0_ptr.In a 32 bit arch
  544. * the upper 32 bits should
  545. * be 0 */
  546. };
  547. #define SIZE_OF_BLOCK 4096
  548. #define RXD_MODE_1 0 /* One Buffer mode */
  549. #define RXD_MODE_3B 1 /* Two Buffer mode */
  550. /* Structure to hold virtual addresses of Buf0 and Buf1 in
  551. * 2buf mode. */
  552. struct buffAdd {
  553. void *ba_0_org;
  554. void *ba_1_org;
  555. void *ba_0;
  556. void *ba_1;
  557. };
  558. /* Structure which stores all the MAC control parameters */
  559. /* This structure stores the offset of the RxD in the ring
  560. * from which the Rx Interrupt processor can start picking
  561. * up the RxDs for processing.
  562. */
  563. struct rx_curr_get_info {
  564. u32 block_index;
  565. u32 offset;
  566. u32 ring_len;
  567. };
  568. struct rx_curr_put_info {
  569. u32 block_index;
  570. u32 offset;
  571. u32 ring_len;
  572. };
  573. /* This structure stores the offset of the TxDl in the FIFO
  574. * from which the Tx Interrupt processor can start picking
  575. * up the TxDLs for send complete interrupt processing.
  576. */
  577. struct tx_curr_get_info {
  578. u32 offset;
  579. u32 fifo_len;
  580. };
  581. struct tx_curr_put_info {
  582. u32 offset;
  583. u32 fifo_len;
  584. };
  585. struct rxd_info {
  586. void *virt_addr;
  587. dma_addr_t dma_addr;
  588. };
  589. /* Structure that holds the Phy and virt addresses of the Blocks */
  590. struct rx_block_info {
  591. void *block_virt_addr;
  592. dma_addr_t block_dma_addr;
  593. struct rxd_info *rxds;
  594. };
  595. /* Data structure to represent a LRO session */
  596. struct lro {
  597. struct sk_buff *parent;
  598. struct sk_buff *last_frag;
  599. u8 *l2h;
  600. struct iphdr *iph;
  601. struct tcphdr *tcph;
  602. u32 tcp_next_seq;
  603. __be32 tcp_ack;
  604. int total_len;
  605. int frags_len;
  606. int sg_num;
  607. int in_use;
  608. __be16 window;
  609. u16 vlan_tag;
  610. u32 cur_tsval;
  611. __be32 cur_tsecr;
  612. u8 saw_ts;
  613. } ____cacheline_aligned;
  614. /* Ring specific structure */
  615. struct ring_info {
  616. /* The ring number */
  617. int ring_no;
  618. /* per-ring buffer counter */
  619. u32 rx_bufs_left;
  620. #define MAX_LRO_SESSIONS 32
  621. struct lro lro0_n[MAX_LRO_SESSIONS];
  622. u8 lro;
  623. /* copy of sp->rxd_mode flag */
  624. int rxd_mode;
  625. /* Number of rxds per block for the rxd_mode */
  626. int rxd_count;
  627. /* copy of sp pointer */
  628. struct s2io_nic *nic;
  629. /* copy of sp->dev pointer */
  630. struct net_device *dev;
  631. /* copy of sp->pdev pointer */
  632. struct pci_dev *pdev;
  633. /* Per ring napi struct */
  634. struct napi_struct napi;
  635. unsigned long interrupt_count;
  636. /*
  637. * Place holders for the virtual and physical addresses of
  638. * all the Rx Blocks
  639. */
  640. struct rx_block_info rx_blocks[MAX_RX_BLOCKS_PER_RING];
  641. int block_count;
  642. int pkt_cnt;
  643. /*
  644. * Put pointer info which indictes which RxD has to be replenished
  645. * with a new buffer.
  646. */
  647. struct rx_curr_put_info rx_curr_put_info;
  648. /*
  649. * Get pointer info which indictes which is the last RxD that was
  650. * processed by the driver.
  651. */
  652. struct rx_curr_get_info rx_curr_get_info;
  653. /* interface MTU value */
  654. unsigned mtu;
  655. /* Buffer Address store. */
  656. struct buffAdd **ba;
  657. } ____cacheline_aligned;
  658. /* Fifo specific structure */
  659. struct fifo_info {
  660. /* FIFO number */
  661. int fifo_no;
  662. /* Maximum TxDs per TxDL */
  663. int max_txds;
  664. /* Place holder of all the TX List's Phy and Virt addresses. */
  665. struct list_info_hold *list_info;
  666. /*
  667. * Current offset within the tx FIFO where driver would write
  668. * new Tx frame
  669. */
  670. struct tx_curr_put_info tx_curr_put_info;
  671. /*
  672. * Current offset within tx FIFO from where the driver would start freeing
  673. * the buffers
  674. */
  675. struct tx_curr_get_info tx_curr_get_info;
  676. #define FIFO_QUEUE_START 0
  677. #define FIFO_QUEUE_STOP 1
  678. int queue_state;
  679. /* copy of sp->dev pointer */
  680. struct net_device *dev;
  681. /* copy of multiq status */
  682. u8 multiq;
  683. /* Per fifo lock */
  684. spinlock_t tx_lock;
  685. /* Per fifo UFO in band structure */
  686. u64 *ufo_in_band_v;
  687. struct s2io_nic *nic;
  688. } ____cacheline_aligned;
  689. /* Information related to the Tx and Rx FIFOs and Rings of Xena
  690. * is maintained in this structure.
  691. */
  692. struct mac_info {
  693. /* tx side stuff */
  694. /* logical pointer of start of each Tx FIFO */
  695. struct TxFIFO_element __iomem *tx_FIFO_start[MAX_TX_FIFOS];
  696. /* Fifo specific structure */
  697. struct fifo_info fifos[MAX_TX_FIFOS];
  698. /* Save virtual address of TxD page with zero DMA addr(if any) */
  699. void *zerodma_virt_addr;
  700. /* rx side stuff */
  701. /* Ring specific structure */
  702. struct ring_info rings[MAX_RX_RINGS];
  703. u16 rmac_pause_time;
  704. u16 mc_pause_threshold_q0q3;
  705. u16 mc_pause_threshold_q4q7;
  706. void *stats_mem; /* orignal pointer to allocated mem */
  707. dma_addr_t stats_mem_phy; /* Physical address of the stat block */
  708. u32 stats_mem_sz;
  709. struct stat_block *stats_info; /* Logical address of the stat block */
  710. };
  711. /* Default Tunable parameters of the NIC. */
  712. #define DEFAULT_FIFO_0_LEN 4096
  713. #define DEFAULT_FIFO_1_7_LEN 512
  714. #define SMALL_BLK_CNT 30
  715. #define LARGE_BLK_CNT 100
  716. /*
  717. * Structure to keep track of the MSI-X vectors and the corresponding
  718. * argument registered against each vector
  719. */
  720. #define MAX_REQUESTED_MSI_X 9
  721. struct s2io_msix_entry
  722. {
  723. u16 vector;
  724. u16 entry;
  725. void *arg;
  726. u8 type;
  727. #define MSIX_ALARM_TYPE 1
  728. #define MSIX_RING_TYPE 2
  729. u8 in_use;
  730. #define MSIX_REGISTERED_SUCCESS 0xAA
  731. };
  732. struct msix_info_st {
  733. u64 addr;
  734. u64 data;
  735. };
  736. /* These flags represent the devices temporary state */
  737. enum s2io_device_state_t
  738. {
  739. __S2IO_STATE_LINK_TASK=0,
  740. __S2IO_STATE_CARD_UP
  741. };
  742. /* Structure representing one instance of the NIC */
  743. struct s2io_nic {
  744. int rxd_mode;
  745. /*
  746. * Count of packets to be processed in a given iteration, it will be indicated
  747. * by the quota field of the device structure when NAPI is enabled.
  748. */
  749. int pkts_to_process;
  750. struct net_device *dev;
  751. struct mac_info mac_control;
  752. struct config_param config;
  753. struct pci_dev *pdev;
  754. void __iomem *bar0;
  755. void __iomem *bar1;
  756. #define MAX_MAC_SUPPORTED 16
  757. #define MAX_SUPPORTED_MULTICASTS MAX_MAC_SUPPORTED
  758. struct mac_addr def_mac_addr[256];
  759. struct net_device_stats stats;
  760. int high_dma_flag;
  761. int device_enabled_once;
  762. char name[60];
  763. /* Timer that handles I/O errors/exceptions */
  764. struct timer_list alarm_timer;
  765. /* Space to back up the PCI config space */
  766. u32 config_space[256 / sizeof(u32)];
  767. #define PROMISC 1
  768. #define ALL_MULTI 2
  769. #define MAX_ADDRS_SUPPORTED 64
  770. u16 mc_addr_count;
  771. u16 m_cast_flg;
  772. u16 all_multi_pos;
  773. u16 promisc_flg;
  774. /* Restart timer, used to restart NIC if the device is stuck and
  775. * a schedule task that will set the correct Link state once the
  776. * NIC's PHY has stabilized after a state change.
  777. */
  778. struct work_struct rst_timer_task;
  779. struct work_struct set_link_task;
  780. /* Flag that can be used to turn on or turn off the Rx checksum
  781. * offload feature.
  782. */
  783. int rx_csum;
  784. /* Below variables are used for fifo selection to transmit a packet */
  785. u16 fifo_selector[MAX_TX_FIFOS];
  786. /* Total fifos for tcp packets */
  787. u8 total_tcp_fifos;
  788. /*
  789. * Beginning index of udp for udp packets
  790. * Value will be equal to
  791. * (tx_fifo_num - FIFO_UDP_MAX_NUM - FIFO_OTHER_MAX_NUM)
  792. */
  793. u8 udp_fifo_idx;
  794. u8 total_udp_fifos;
  795. /*
  796. * Beginning index of fifo for all other packets
  797. * Value will be equal to (tx_fifo_num - FIFO_OTHER_MAX_NUM)
  798. */
  799. u8 other_fifo_idx;
  800. struct napi_struct napi;
  801. /* after blink, the adapter must be restored with original
  802. * values.
  803. */
  804. u64 adapt_ctrl_org;
  805. /* Last known link state. */
  806. u16 last_link_state;
  807. #define LINK_DOWN 1
  808. #define LINK_UP 2
  809. int task_flag;
  810. unsigned long long start_time;
  811. int vlan_strip_flag;
  812. #define MSIX_FLG 0xA5
  813. int num_entries;
  814. struct msix_entry *entries;
  815. int msi_detected;
  816. wait_queue_head_t msi_wait;
  817. struct s2io_msix_entry *s2io_entries;
  818. char desc[MAX_REQUESTED_MSI_X][25];
  819. int avail_msix_vectors; /* No. of MSI-X vectors granted by system */
  820. struct msix_info_st msix_info[0x3f];
  821. #define XFRAME_I_DEVICE 1
  822. #define XFRAME_II_DEVICE 2
  823. u8 device_type;
  824. unsigned long clubbed_frms_cnt;
  825. unsigned long sending_both;
  826. u16 lro_max_aggr_per_sess;
  827. volatile unsigned long state;
  828. u64 general_int_mask;
  829. #define VPD_STRING_LEN 80
  830. u8 product_name[VPD_STRING_LEN];
  831. u8 serial_num[VPD_STRING_LEN];
  832. };
  833. #define RESET_ERROR 1
  834. #define CMD_ERROR 2
  835. /* OS related system calls */
  836. #ifndef readq
  837. static inline u64 readq(void __iomem *addr)
  838. {
  839. u64 ret = 0;
  840. ret = readl(addr + 4);
  841. ret <<= 32;
  842. ret |= readl(addr);
  843. return ret;
  844. }
  845. #endif
  846. #ifndef writeq
  847. static inline void writeq(u64 val, void __iomem *addr)
  848. {
  849. writel((u32) (val), addr);
  850. writel((u32) (val >> 32), (addr + 4));
  851. }
  852. #endif
  853. /*
  854. * Some registers have to be written in a particular order to
  855. * expect correct hardware operation. The macro SPECIAL_REG_WRITE
  856. * is used to perform such ordered writes. Defines UF (Upper First)
  857. * and LF (Lower First) will be used to specify the required write order.
  858. */
  859. #define UF 1
  860. #define LF 2
  861. static inline void SPECIAL_REG_WRITE(u64 val, void __iomem *addr, int order)
  862. {
  863. if (order == LF) {
  864. writel((u32) (val), addr);
  865. (void) readl(addr);
  866. writel((u32) (val >> 32), (addr + 4));
  867. (void) readl(addr + 4);
  868. } else {
  869. writel((u32) (val >> 32), (addr + 4));
  870. (void) readl(addr + 4);
  871. writel((u32) (val), addr);
  872. (void) readl(addr);
  873. }
  874. }
  875. /* Interrupt related values of Xena */
  876. #define ENABLE_INTRS 1
  877. #define DISABLE_INTRS 2
  878. /* Highest level interrupt blocks */
  879. #define TX_PIC_INTR (0x0001<<0)
  880. #define TX_DMA_INTR (0x0001<<1)
  881. #define TX_MAC_INTR (0x0001<<2)
  882. #define TX_XGXS_INTR (0x0001<<3)
  883. #define TX_TRAFFIC_INTR (0x0001<<4)
  884. #define RX_PIC_INTR (0x0001<<5)
  885. #define RX_DMA_INTR (0x0001<<6)
  886. #define RX_MAC_INTR (0x0001<<7)
  887. #define RX_XGXS_INTR (0x0001<<8)
  888. #define RX_TRAFFIC_INTR (0x0001<<9)
  889. #define MC_INTR (0x0001<<10)
  890. #define ENA_ALL_INTRS ( TX_PIC_INTR | \
  891. TX_DMA_INTR | \
  892. TX_MAC_INTR | \
  893. TX_XGXS_INTR | \
  894. TX_TRAFFIC_INTR | \
  895. RX_PIC_INTR | \
  896. RX_DMA_INTR | \
  897. RX_MAC_INTR | \
  898. RX_XGXS_INTR | \
  899. RX_TRAFFIC_INTR | \
  900. MC_INTR )
  901. /* Interrupt masks for the general interrupt mask register */
  902. #define DISABLE_ALL_INTRS 0xFFFFFFFFFFFFFFFFULL
  903. #define TXPIC_INT_M s2BIT(0)
  904. #define TXDMA_INT_M s2BIT(1)
  905. #define TXMAC_INT_M s2BIT(2)
  906. #define TXXGXS_INT_M s2BIT(3)
  907. #define TXTRAFFIC_INT_M s2BIT(8)
  908. #define PIC_RX_INT_M s2BIT(32)
  909. #define RXDMA_INT_M s2BIT(33)
  910. #define RXMAC_INT_M s2BIT(34)
  911. #define MC_INT_M s2BIT(35)
  912. #define RXXGXS_INT_M s2BIT(36)
  913. #define RXTRAFFIC_INT_M s2BIT(40)
  914. /* PIC level Interrupts TODO*/
  915. /* DMA level Inressupts */
  916. #define TXDMA_PFC_INT_M s2BIT(0)
  917. #define TXDMA_PCC_INT_M s2BIT(2)
  918. /* PFC block interrupts */
  919. #define PFC_MISC_ERR_1 s2BIT(0) /* Interrupt to indicate FIFO full */
  920. /* PCC block interrupts. */
  921. #define PCC_FB_ECC_ERR vBIT(0xff, 16, 8) /* Interrupt to indicate
  922. PCC_FB_ECC Error. */
  923. #define RXD_GET_VLAN_TAG(Control_2) (u16)(Control_2 & MASK_VLAN_TAG)
  924. /*
  925. * Prototype declaration.
  926. */
  927. static int s2io_init_nic(struct pci_dev *pdev, const struct pci_device_id *pre);
  928. static void s2io_rem_nic(struct pci_dev *pdev);
  929. static int init_shared_mem(struct s2io_nic *sp);
  930. static void free_shared_mem(struct s2io_nic *sp);
  931. static int init_nic(struct s2io_nic *nic);
  932. static int rx_intr_handler(struct ring_info *ring_data, int budget);
  933. static void s2io_txpic_intr_handle(struct s2io_nic *sp);
  934. static void tx_intr_handler(struct fifo_info *fifo_data);
  935. static void s2io_handle_errors(void * dev_id);
  936. static void s2io_tx_watchdog(struct net_device *dev);
  937. static void s2io_set_multicast(struct net_device *dev);
  938. static int rx_osm_handler(struct ring_info *ring_data, struct RxD_t * rxdp);
  939. static void s2io_link(struct s2io_nic * sp, int link);
  940. static void s2io_reset(struct s2io_nic * sp);
  941. static int s2io_poll_msix(struct napi_struct *napi, int budget);
  942. static int s2io_poll_inta(struct napi_struct *napi, int budget);
  943. static void s2io_init_pci(struct s2io_nic * sp);
  944. static int do_s2io_prog_unicast(struct net_device *dev, u8 *addr);
  945. static void s2io_alarm_handle(unsigned long data);
  946. static irqreturn_t
  947. s2io_msix_ring_handle(int irq, void *dev_id);
  948. static irqreturn_t
  949. s2io_msix_fifo_handle(int irq, void *dev_id);
  950. static irqreturn_t s2io_isr(int irq, void *dev_id);
  951. static int verify_xena_quiescence(struct s2io_nic *sp);
  952. static const struct ethtool_ops netdev_ethtool_ops;
  953. static void s2io_set_link(struct work_struct *work);
  954. static int s2io_set_swapper(struct s2io_nic * sp);
  955. static void s2io_card_down(struct s2io_nic *nic);
  956. static int s2io_card_up(struct s2io_nic *nic);
  957. static int wait_for_cmd_complete(void __iomem *addr, u64 busy_bit,
  958. int bit_state);
  959. static int s2io_add_isr(struct s2io_nic * sp);
  960. static void s2io_rem_isr(struct s2io_nic * sp);
  961. static void restore_xmsi_data(struct s2io_nic *nic);
  962. static void do_s2io_store_unicast_mc(struct s2io_nic *sp);
  963. static void do_s2io_restore_unicast_mc(struct s2io_nic *sp);
  964. static u64 do_s2io_read_unicast_mc(struct s2io_nic *sp, int offset);
  965. static int do_s2io_add_mc(struct s2io_nic *sp, u8 *addr);
  966. static int do_s2io_add_mac(struct s2io_nic *sp, u64 addr, int offset);
  967. static int do_s2io_delete_unicast_mc(struct s2io_nic *sp, u64 addr);
  968. static int s2io_club_tcp_session(struct ring_info *ring_data, u8 *buffer,
  969. u8 **tcp, u32 *tcp_len, struct lro **lro, struct RxD_t *rxdp,
  970. struct s2io_nic *sp);
  971. static void clear_lro_session(struct lro *lro);
  972. static void queue_rx_frame(struct sk_buff *skb, u16 vlan_tag);
  973. static void update_L3L4_header(struct s2io_nic *sp, struct lro *lro);
  974. static void lro_append_pkt(struct s2io_nic *sp, struct lro *lro,
  975. struct sk_buff *skb, u32 tcp_len);
  976. static int rts_ds_steer(struct s2io_nic *nic, u8 ds_codepoint, u8 ring);
  977. static pci_ers_result_t s2io_io_error_detected(struct pci_dev *pdev,
  978. pci_channel_state_t state);
  979. static pci_ers_result_t s2io_io_slot_reset(struct pci_dev *pdev);
  980. static void s2io_io_resume(struct pci_dev *pdev);
  981. #define s2io_tcp_mss(skb) skb_shinfo(skb)->gso_size
  982. #define s2io_udp_mss(skb) skb_shinfo(skb)->gso_size
  983. #define s2io_offload_type(skb) skb_shinfo(skb)->gso_type
  984. #define S2IO_PARM_INT(X, def_val) \
  985. static unsigned int X = def_val;\
  986. module_param(X , uint, 0);
  987. #endif /* _S2IO_H */