enc28j60_hw.h 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310
  1. /*
  2. * enc28j60_hw.h: EDTP FrameThrower style enc28j60 registers
  3. *
  4. * $Id: enc28j60_hw.h,v 1.9 2007/12/14 11:59:16 claudio Exp $
  5. */
  6. #ifndef _ENC28J60_HW_H
  7. #define _ENC28J60_HW_H
  8. /*
  9. * ENC28J60 Control Registers
  10. * Control register definitions are a combination of address,
  11. * bank number, and Ethernet/MAC/PHY indicator bits.
  12. * - Register address (bits 0-4)
  13. * - Bank number (bits 5-6)
  14. * - MAC/MII indicator (bit 7)
  15. */
  16. #define ADDR_MASK 0x1F
  17. #define BANK_MASK 0x60
  18. #define SPRD_MASK 0x80
  19. /* All-bank registers */
  20. #define EIE 0x1B
  21. #define EIR 0x1C
  22. #define ESTAT 0x1D
  23. #define ECON2 0x1E
  24. #define ECON1 0x1F
  25. /* Bank 0 registers */
  26. #define ERDPTL (0x00|0x00)
  27. #define ERDPTH (0x01|0x00)
  28. #define EWRPTL (0x02|0x00)
  29. #define EWRPTH (0x03|0x00)
  30. #define ETXSTL (0x04|0x00)
  31. #define ETXSTH (0x05|0x00)
  32. #define ETXNDL (0x06|0x00)
  33. #define ETXNDH (0x07|0x00)
  34. #define ERXSTL (0x08|0x00)
  35. #define ERXSTH (0x09|0x00)
  36. #define ERXNDL (0x0A|0x00)
  37. #define ERXNDH (0x0B|0x00)
  38. #define ERXRDPTL (0x0C|0x00)
  39. #define ERXRDPTH (0x0D|0x00)
  40. #define ERXWRPTL (0x0E|0x00)
  41. #define ERXWRPTH (0x0F|0x00)
  42. #define EDMASTL (0x10|0x00)
  43. #define EDMASTH (0x11|0x00)
  44. #define EDMANDL (0x12|0x00)
  45. #define EDMANDH (0x13|0x00)
  46. #define EDMADSTL (0x14|0x00)
  47. #define EDMADSTH (0x15|0x00)
  48. #define EDMACSL (0x16|0x00)
  49. #define EDMACSH (0x17|0x00)
  50. /* Bank 1 registers */
  51. #define EHT0 (0x00|0x20)
  52. #define EHT1 (0x01|0x20)
  53. #define EHT2 (0x02|0x20)
  54. #define EHT3 (0x03|0x20)
  55. #define EHT4 (0x04|0x20)
  56. #define EHT5 (0x05|0x20)
  57. #define EHT6 (0x06|0x20)
  58. #define EHT7 (0x07|0x20)
  59. #define EPMM0 (0x08|0x20)
  60. #define EPMM1 (0x09|0x20)
  61. #define EPMM2 (0x0A|0x20)
  62. #define EPMM3 (0x0B|0x20)
  63. #define EPMM4 (0x0C|0x20)
  64. #define EPMM5 (0x0D|0x20)
  65. #define EPMM6 (0x0E|0x20)
  66. #define EPMM7 (0x0F|0x20)
  67. #define EPMCSL (0x10|0x20)
  68. #define EPMCSH (0x11|0x20)
  69. #define EPMOL (0x14|0x20)
  70. #define EPMOH (0x15|0x20)
  71. #define EWOLIE (0x16|0x20)
  72. #define EWOLIR (0x17|0x20)
  73. #define ERXFCON (0x18|0x20)
  74. #define EPKTCNT (0x19|0x20)
  75. /* Bank 2 registers */
  76. #define MACON1 (0x00|0x40|SPRD_MASK)
  77. /* #define MACON2 (0x01|0x40|SPRD_MASK) */
  78. #define MACON3 (0x02|0x40|SPRD_MASK)
  79. #define MACON4 (0x03|0x40|SPRD_MASK)
  80. #define MABBIPG (0x04|0x40|SPRD_MASK)
  81. #define MAIPGL (0x06|0x40|SPRD_MASK)
  82. #define MAIPGH (0x07|0x40|SPRD_MASK)
  83. #define MACLCON1 (0x08|0x40|SPRD_MASK)
  84. #define MACLCON2 (0x09|0x40|SPRD_MASK)
  85. #define MAMXFLL (0x0A|0x40|SPRD_MASK)
  86. #define MAMXFLH (0x0B|0x40|SPRD_MASK)
  87. #define MAPHSUP (0x0D|0x40|SPRD_MASK)
  88. #define MICON (0x11|0x40|SPRD_MASK)
  89. #define MICMD (0x12|0x40|SPRD_MASK)
  90. #define MIREGADR (0x14|0x40|SPRD_MASK)
  91. #define MIWRL (0x16|0x40|SPRD_MASK)
  92. #define MIWRH (0x17|0x40|SPRD_MASK)
  93. #define MIRDL (0x18|0x40|SPRD_MASK)
  94. #define MIRDH (0x19|0x40|SPRD_MASK)
  95. /* Bank 3 registers */
  96. #define MAADR1 (0x00|0x60|SPRD_MASK)
  97. #define MAADR0 (0x01|0x60|SPRD_MASK)
  98. #define MAADR3 (0x02|0x60|SPRD_MASK)
  99. #define MAADR2 (0x03|0x60|SPRD_MASK)
  100. #define MAADR5 (0x04|0x60|SPRD_MASK)
  101. #define MAADR4 (0x05|0x60|SPRD_MASK)
  102. #define EBSTSD (0x06|0x60)
  103. #define EBSTCON (0x07|0x60)
  104. #define EBSTCSL (0x08|0x60)
  105. #define EBSTCSH (0x09|0x60)
  106. #define MISTAT (0x0A|0x60|SPRD_MASK)
  107. #define EREVID (0x12|0x60)
  108. #define ECOCON (0x15|0x60)
  109. #define EFLOCON (0x17|0x60)
  110. #define EPAUSL (0x18|0x60)
  111. #define EPAUSH (0x19|0x60)
  112. /* PHY registers */
  113. #define PHCON1 0x00
  114. #define PHSTAT1 0x01
  115. #define PHHID1 0x02
  116. #define PHHID2 0x03
  117. #define PHCON2 0x10
  118. #define PHSTAT2 0x11
  119. #define PHIE 0x12
  120. #define PHIR 0x13
  121. #define PHLCON 0x14
  122. /* ENC28J60 EIE Register Bit Definitions */
  123. #define EIE_INTIE 0x80
  124. #define EIE_PKTIE 0x40
  125. #define EIE_DMAIE 0x20
  126. #define EIE_LINKIE 0x10
  127. #define EIE_TXIE 0x08
  128. /* #define EIE_WOLIE 0x04 (reserved) */
  129. #define EIE_TXERIE 0x02
  130. #define EIE_RXERIE 0x01
  131. /* ENC28J60 EIR Register Bit Definitions */
  132. #define EIR_PKTIF 0x40
  133. #define EIR_DMAIF 0x20
  134. #define EIR_LINKIF 0x10
  135. #define EIR_TXIF 0x08
  136. /* #define EIR_WOLIF 0x04 (reserved) */
  137. #define EIR_TXERIF 0x02
  138. #define EIR_RXERIF 0x01
  139. /* ENC28J60 ESTAT Register Bit Definitions */
  140. #define ESTAT_INT 0x80
  141. #define ESTAT_LATECOL 0x10
  142. #define ESTAT_RXBUSY 0x04
  143. #define ESTAT_TXABRT 0x02
  144. #define ESTAT_CLKRDY 0x01
  145. /* ENC28J60 ECON2 Register Bit Definitions */
  146. #define ECON2_AUTOINC 0x80
  147. #define ECON2_PKTDEC 0x40
  148. #define ECON2_PWRSV 0x20
  149. #define ECON2_VRPS 0x08
  150. /* ENC28J60 ECON1 Register Bit Definitions */
  151. #define ECON1_TXRST 0x80
  152. #define ECON1_RXRST 0x40
  153. #define ECON1_DMAST 0x20
  154. #define ECON1_CSUMEN 0x10
  155. #define ECON1_TXRTS 0x08
  156. #define ECON1_RXEN 0x04
  157. #define ECON1_BSEL1 0x02
  158. #define ECON1_BSEL0 0x01
  159. /* ENC28J60 MACON1 Register Bit Definitions */
  160. #define MACON1_LOOPBK 0x10
  161. #define MACON1_TXPAUS 0x08
  162. #define MACON1_RXPAUS 0x04
  163. #define MACON1_PASSALL 0x02
  164. #define MACON1_MARXEN 0x01
  165. /* ENC28J60 MACON2 Register Bit Definitions */
  166. #define MACON2_MARST 0x80
  167. #define MACON2_RNDRST 0x40
  168. #define MACON2_MARXRST 0x08
  169. #define MACON2_RFUNRST 0x04
  170. #define MACON2_MATXRST 0x02
  171. #define MACON2_TFUNRST 0x01
  172. /* ENC28J60 MACON3 Register Bit Definitions */
  173. #define MACON3_PADCFG2 0x80
  174. #define MACON3_PADCFG1 0x40
  175. #define MACON3_PADCFG0 0x20
  176. #define MACON3_TXCRCEN 0x10
  177. #define MACON3_PHDRLEN 0x08
  178. #define MACON3_HFRMLEN 0x04
  179. #define MACON3_FRMLNEN 0x02
  180. #define MACON3_FULDPX 0x01
  181. /* ENC28J60 MICMD Register Bit Definitions */
  182. #define MICMD_MIISCAN 0x02
  183. #define MICMD_MIIRD 0x01
  184. /* ENC28J60 MISTAT Register Bit Definitions */
  185. #define MISTAT_NVALID 0x04
  186. #define MISTAT_SCAN 0x02
  187. #define MISTAT_BUSY 0x01
  188. /* ENC28J60 ERXFCON Register Bit Definitions */
  189. #define ERXFCON_UCEN 0x80
  190. #define ERXFCON_ANDOR 0x40
  191. #define ERXFCON_CRCEN 0x20
  192. #define ERXFCON_PMEN 0x10
  193. #define ERXFCON_MPEN 0x08
  194. #define ERXFCON_HTEN 0x04
  195. #define ERXFCON_MCEN 0x02
  196. #define ERXFCON_BCEN 0x01
  197. /* ENC28J60 PHY PHCON1 Register Bit Definitions */
  198. #define PHCON1_PRST 0x8000
  199. #define PHCON1_PLOOPBK 0x4000
  200. #define PHCON1_PPWRSV 0x0800
  201. #define PHCON1_PDPXMD 0x0100
  202. /* ENC28J60 PHY PHSTAT1 Register Bit Definitions */
  203. #define PHSTAT1_PFDPX 0x1000
  204. #define PHSTAT1_PHDPX 0x0800
  205. #define PHSTAT1_LLSTAT 0x0004
  206. #define PHSTAT1_JBSTAT 0x0002
  207. /* ENC28J60 PHY PHSTAT2 Register Bit Definitions */
  208. #define PHSTAT2_TXSTAT (1 << 13)
  209. #define PHSTAT2_RXSTAT (1 << 12)
  210. #define PHSTAT2_COLSTAT (1 << 11)
  211. #define PHSTAT2_LSTAT (1 << 10)
  212. #define PHSTAT2_DPXSTAT (1 << 9)
  213. #define PHSTAT2_PLRITY (1 << 5)
  214. /* ENC28J60 PHY PHCON2 Register Bit Definitions */
  215. #define PHCON2_FRCLINK 0x4000
  216. #define PHCON2_TXDIS 0x2000
  217. #define PHCON2_JABBER 0x0400
  218. #define PHCON2_HDLDIS 0x0100
  219. /* ENC28J60 PHY PHIE Register Bit Definitions */
  220. #define PHIE_PLNKIE (1 << 4)
  221. #define PHIE_PGEIE (1 << 1)
  222. /* ENC28J60 PHY PHIR Register Bit Definitions */
  223. #define PHIR_PLNKIF (1 << 4)
  224. #define PHIR_PGEIF (1 << 1)
  225. /* ENC28J60 Packet Control Byte Bit Definitions */
  226. #define PKTCTRL_PHUGEEN 0x08
  227. #define PKTCTRL_PPADEN 0x04
  228. #define PKTCTRL_PCRCEN 0x02
  229. #define PKTCTRL_POVERRIDE 0x01
  230. /* ENC28J60 Transmit Status Vector */
  231. #define TSV_TXBYTECNT 0
  232. #define TSV_TXCOLLISIONCNT 16
  233. #define TSV_TXCRCERROR 20
  234. #define TSV_TXLENCHKERROR 21
  235. #define TSV_TXLENOUTOFRANGE 22
  236. #define TSV_TXDONE 23
  237. #define TSV_TXMULTICAST 24
  238. #define TSV_TXBROADCAST 25
  239. #define TSV_TXPACKETDEFER 26
  240. #define TSV_TXEXDEFER 27
  241. #define TSV_TXEXCOLLISION 28
  242. #define TSV_TXLATECOLLISION 29
  243. #define TSV_TXGIANT 30
  244. #define TSV_TXUNDERRUN 31
  245. #define TSV_TOTBYTETXONWIRE 32
  246. #define TSV_TXCONTROLFRAME 48
  247. #define TSV_TXPAUSEFRAME 49
  248. #define TSV_BACKPRESSUREAPP 50
  249. #define TSV_TXVLANTAGFRAME 51
  250. #define TSV_SIZE 7
  251. #define TSV_BYTEOF(x) ((x) / 8)
  252. #define TSV_BITMASK(x) (1 << ((x) % 8))
  253. #define TSV_GETBIT(x, y) (((x)[TSV_BYTEOF(y)] & TSV_BITMASK(y)) ? 1 : 0)
  254. /* ENC28J60 Receive Status Vector */
  255. #define RSV_RXLONGEVDROPEV 16
  256. #define RSV_CARRIEREV 18
  257. #define RSV_CRCERROR 20
  258. #define RSV_LENCHECKERR 21
  259. #define RSV_LENOUTOFRANGE 22
  260. #define RSV_RXOK 23
  261. #define RSV_RXMULTICAST 24
  262. #define RSV_RXBROADCAST 25
  263. #define RSV_DRIBBLENIBBLE 26
  264. #define RSV_RXCONTROLFRAME 27
  265. #define RSV_RXPAUSEFRAME 28
  266. #define RSV_RXUNKNOWNOPCODE 29
  267. #define RSV_RXTYPEVLAN 30
  268. #define RSV_SIZE 6
  269. #define RSV_BITMASK(x) (1 << ((x) - 16))
  270. #define RSV_GETBIT(x, y) (((x) & RSV_BITMASK(y)) ? 1 : 0)
  271. /* SPI operation codes */
  272. #define ENC28J60_READ_CTRL_REG 0x00
  273. #define ENC28J60_READ_BUF_MEM 0x3A
  274. #define ENC28J60_WRITE_CTRL_REG 0x40
  275. #define ENC28J60_WRITE_BUF_MEM 0x7A
  276. #define ENC28J60_BIT_FIELD_SET 0x80
  277. #define ENC28J60_BIT_FIELD_CLR 0xA0
  278. #define ENC28J60_SOFT_RESET 0xFF
  279. /* buffer boundaries applied to internal 8K ram
  280. * entire available packet buffer space is allocated.
  281. * Give TX buffer space for one full ethernet frame (~1500 bytes)
  282. * receive buffer gets the rest */
  283. #define TXSTART_INIT 0x1A00
  284. #define TXEND_INIT 0x1FFF
  285. /* Put RX buffer at 0 as suggested by the Errata datasheet */
  286. #define RXSTART_INIT 0x0000
  287. #define RXEND_INIT 0x19FF
  288. /* maximum ethernet frame length */
  289. #define MAX_FRAMELEN 1518
  290. /* Preferred half duplex: LEDA: Link status LEDB: Rx/Tx activity */
  291. #define ENC28J60_LAMPS_MODE 0x3476
  292. #endif