e1000_82575.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285
  1. /* Intel(R) Gigabit Ethernet Linux driver
  2. * Copyright(c) 2007-2014 Intel Corporation.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License along with
  14. * this program; if not, see <http://www.gnu.org/licenses/>.
  15. *
  16. * The full GNU General Public License is included in this distribution in
  17. * the file called "COPYING".
  18. *
  19. * Contact Information:
  20. * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  21. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  22. */
  23. #ifndef _E1000_82575_H_
  24. #define _E1000_82575_H_
  25. void igb_shutdown_serdes_link_82575(struct e1000_hw *hw);
  26. void igb_power_up_serdes_link_82575(struct e1000_hw *hw);
  27. void igb_power_down_phy_copper_82575(struct e1000_hw *hw);
  28. void igb_rx_fifo_flush_82575(struct e1000_hw *hw);
  29. s32 igb_read_i2c_byte(struct e1000_hw *hw, u8 byte_offset, u8 dev_addr,
  30. u8 *data);
  31. s32 igb_write_i2c_byte(struct e1000_hw *hw, u8 byte_offset, u8 dev_addr,
  32. u8 data);
  33. #define ID_LED_DEFAULT_82575_SERDES ((ID_LED_DEF1_DEF2 << 12) | \
  34. (ID_LED_DEF1_DEF2 << 8) | \
  35. (ID_LED_DEF1_DEF2 << 4) | \
  36. (ID_LED_OFF1_ON2))
  37. #define E1000_RAR_ENTRIES_82575 16
  38. #define E1000_RAR_ENTRIES_82576 24
  39. #define E1000_RAR_ENTRIES_82580 24
  40. #define E1000_RAR_ENTRIES_I350 32
  41. #define E1000_SW_SYNCH_MB 0x00000100
  42. #define E1000_STAT_DEV_RST_SET 0x00100000
  43. #define E1000_CTRL_DEV_RST 0x20000000
  44. /* SRRCTL bit definitions */
  45. #define E1000_SRRCTL_BSIZEPKT_SHIFT 10 /* Shift _right_ */
  46. #define E1000_SRRCTL_BSIZEHDRSIZE_SHIFT 2 /* Shift _left_ */
  47. #define E1000_SRRCTL_DESCTYPE_ADV_ONEBUF 0x02000000
  48. #define E1000_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS 0x0A000000
  49. #define E1000_SRRCTL_DROP_EN 0x80000000
  50. #define E1000_SRRCTL_TIMESTAMP 0x40000000
  51. #define E1000_MRQC_ENABLE_RSS_MQ 0x00000002
  52. #define E1000_MRQC_ENABLE_VMDQ 0x00000003
  53. #define E1000_MRQC_RSS_FIELD_IPV4_UDP 0x00400000
  54. #define E1000_MRQC_ENABLE_VMDQ_RSS_MQ 0x00000005
  55. #define E1000_MRQC_RSS_FIELD_IPV6_UDP 0x00800000
  56. #define E1000_MRQC_RSS_FIELD_IPV6_UDP_EX 0x01000000
  57. #define E1000_EICR_TX_QUEUE ( \
  58. E1000_EICR_TX_QUEUE0 | \
  59. E1000_EICR_TX_QUEUE1 | \
  60. E1000_EICR_TX_QUEUE2 | \
  61. E1000_EICR_TX_QUEUE3)
  62. #define E1000_EICR_RX_QUEUE ( \
  63. E1000_EICR_RX_QUEUE0 | \
  64. E1000_EICR_RX_QUEUE1 | \
  65. E1000_EICR_RX_QUEUE2 | \
  66. E1000_EICR_RX_QUEUE3)
  67. /* Immediate Interrupt Rx (A.K.A. Low Latency Interrupt) */
  68. #define E1000_IMIREXT_SIZE_BP 0x00001000 /* Packet size bypass */
  69. #define E1000_IMIREXT_CTRL_BP 0x00080000 /* Bypass check of ctrl bits */
  70. /* Receive Descriptor - Advanced */
  71. union e1000_adv_rx_desc {
  72. struct {
  73. __le64 pkt_addr; /* Packet buffer address */
  74. __le64 hdr_addr; /* Header buffer address */
  75. } read;
  76. struct {
  77. struct {
  78. struct {
  79. __le16 pkt_info; /* RSS type, Packet type */
  80. __le16 hdr_info; /* Split Head, buf len */
  81. } lo_dword;
  82. union {
  83. __le32 rss; /* RSS Hash */
  84. struct {
  85. __le16 ip_id; /* IP id */
  86. __le16 csum; /* Packet Checksum */
  87. } csum_ip;
  88. } hi_dword;
  89. } lower;
  90. struct {
  91. __le32 status_error; /* ext status/error */
  92. __le16 length; /* Packet length */
  93. __le16 vlan; /* VLAN tag */
  94. } upper;
  95. } wb; /* writeback */
  96. };
  97. #define E1000_RXDADV_HDRBUFLEN_MASK 0x7FE0
  98. #define E1000_RXDADV_HDRBUFLEN_SHIFT 5
  99. #define E1000_RXDADV_STAT_TS 0x10000 /* Pkt was time stamped */
  100. #define E1000_RXDADV_STAT_TSIP 0x08000 /* timestamp in packet */
  101. /* Transmit Descriptor - Advanced */
  102. union e1000_adv_tx_desc {
  103. struct {
  104. __le64 buffer_addr; /* Address of descriptor's data buf */
  105. __le32 cmd_type_len;
  106. __le32 olinfo_status;
  107. } read;
  108. struct {
  109. __le64 rsvd; /* Reserved */
  110. __le32 nxtseq_seed;
  111. __le32 status;
  112. } wb;
  113. };
  114. /* Adv Transmit Descriptor Config Masks */
  115. #define E1000_ADVTXD_MAC_TSTAMP 0x00080000 /* IEEE1588 Timestamp packet */
  116. #define E1000_ADVTXD_DTYP_CTXT 0x00200000 /* Advanced Context Descriptor */
  117. #define E1000_ADVTXD_DTYP_DATA 0x00300000 /* Advanced Data Descriptor */
  118. #define E1000_ADVTXD_DCMD_EOP 0x01000000 /* End of Packet */
  119. #define E1000_ADVTXD_DCMD_IFCS 0x02000000 /* Insert FCS (Ethernet CRC) */
  120. #define E1000_ADVTXD_DCMD_RS 0x08000000 /* Report Status */
  121. #define E1000_ADVTXD_DCMD_DEXT 0x20000000 /* Descriptor extension (1=Adv) */
  122. #define E1000_ADVTXD_DCMD_VLE 0x40000000 /* VLAN pkt enable */
  123. #define E1000_ADVTXD_DCMD_TSE 0x80000000 /* TCP Seg enable */
  124. #define E1000_ADVTXD_PAYLEN_SHIFT 14 /* Adv desc PAYLEN shift */
  125. /* Context descriptors */
  126. struct e1000_adv_tx_context_desc {
  127. __le32 vlan_macip_lens;
  128. __le32 seqnum_seed;
  129. __le32 type_tucmd_mlhl;
  130. __le32 mss_l4len_idx;
  131. };
  132. #define E1000_ADVTXD_MACLEN_SHIFT 9 /* Adv ctxt desc mac len shift */
  133. #define E1000_ADVTXD_TUCMD_IPV4 0x00000400 /* IP Packet Type: 1=IPv4 */
  134. #define E1000_ADVTXD_TUCMD_L4T_TCP 0x00000800 /* L4 Packet TYPE of TCP */
  135. #define E1000_ADVTXD_TUCMD_L4T_SCTP 0x00001000 /* L4 packet TYPE of SCTP */
  136. /* IPSec Encrypt Enable for ESP */
  137. #define E1000_ADVTXD_L4LEN_SHIFT 8 /* Adv ctxt L4LEN shift */
  138. #define E1000_ADVTXD_MSS_SHIFT 16 /* Adv ctxt MSS shift */
  139. /* Adv ctxt IPSec SA IDX mask */
  140. /* Adv ctxt IPSec ESP len mask */
  141. /* Additional Transmit Descriptor Control definitions */
  142. #define E1000_TXDCTL_QUEUE_ENABLE 0x02000000 /* Enable specific Tx Queue */
  143. /* Tx Queue Arbitration Priority 0=low, 1=high */
  144. /* Additional Receive Descriptor Control definitions */
  145. #define E1000_RXDCTL_QUEUE_ENABLE 0x02000000 /* Enable specific Rx Queue */
  146. /* Direct Cache Access (DCA) definitions */
  147. #define E1000_DCA_CTRL_DCA_MODE_DISABLE 0x01 /* DCA Disable */
  148. #define E1000_DCA_CTRL_DCA_MODE_CB2 0x02 /* DCA Mode CB2 */
  149. #define E1000_DCA_RXCTRL_CPUID_MASK 0x0000001F /* Rx CPUID Mask */
  150. #define E1000_DCA_RXCTRL_DESC_DCA_EN BIT(5) /* DCA Rx Desc enable */
  151. #define E1000_DCA_RXCTRL_HEAD_DCA_EN BIT(6) /* DCA Rx Desc header enable */
  152. #define E1000_DCA_RXCTRL_DATA_DCA_EN BIT(7) /* DCA Rx Desc payload enable */
  153. #define E1000_DCA_RXCTRL_DESC_RRO_EN BIT(9) /* DCA Rx rd Desc Relax Order */
  154. #define E1000_DCA_TXCTRL_CPUID_MASK 0x0000001F /* Tx CPUID Mask */
  155. #define E1000_DCA_TXCTRL_DESC_DCA_EN BIT(5) /* DCA Tx Desc enable */
  156. #define E1000_DCA_TXCTRL_DESC_RRO_EN BIT(9) /* Tx rd Desc Relax Order */
  157. #define E1000_DCA_TXCTRL_TX_WB_RO_EN BIT(11) /* Tx Desc writeback RO bit */
  158. #define E1000_DCA_TXCTRL_DATA_RRO_EN BIT(13) /* Tx rd data Relax Order */
  159. /* Additional DCA related definitions, note change in position of CPUID */
  160. #define E1000_DCA_TXCTRL_CPUID_MASK_82576 0xFF000000 /* Tx CPUID Mask */
  161. #define E1000_DCA_RXCTRL_CPUID_MASK_82576 0xFF000000 /* Rx CPUID Mask */
  162. #define E1000_DCA_TXCTRL_CPUID_SHIFT 24 /* Tx CPUID now in the last byte */
  163. #define E1000_DCA_RXCTRL_CPUID_SHIFT 24 /* Rx CPUID now in the last byte */
  164. /* ETQF register bit definitions */
  165. #define E1000_ETQF_FILTER_ENABLE BIT(26)
  166. #define E1000_ETQF_1588 BIT(30)
  167. #define E1000_ETQF_IMM_INT BIT(29)
  168. #define E1000_ETQF_QUEUE_ENABLE BIT(31)
  169. #define E1000_ETQF_QUEUE_SHIFT 16
  170. #define E1000_ETQF_QUEUE_MASK 0x00070000
  171. #define E1000_ETQF_ETYPE_MASK 0x0000FFFF
  172. /* FTQF register bit definitions */
  173. #define E1000_FTQF_VF_BP 0x00008000
  174. #define E1000_FTQF_1588_TIME_STAMP 0x08000000
  175. #define E1000_FTQF_MASK 0xF0000000
  176. #define E1000_FTQF_MASK_PROTO_BP 0x10000000
  177. #define E1000_FTQF_MASK_SOURCE_PORT_BP 0x80000000
  178. #define E1000_NVM_APME_82575 0x0400
  179. #define MAX_NUM_VFS 8
  180. #define E1000_DTXSWC_MAC_SPOOF_MASK 0x000000FF /* Per VF MAC spoof control */
  181. #define E1000_DTXSWC_VLAN_SPOOF_MASK 0x0000FF00 /* Per VF VLAN spoof control */
  182. #define E1000_DTXSWC_LLE_MASK 0x00FF0000 /* Per VF Local LB enables */
  183. #define E1000_DTXSWC_VLAN_SPOOF_SHIFT 8
  184. #define E1000_DTXSWC_VMDQ_LOOPBACK_EN BIT(31) /* global VF LB enable */
  185. /* Easy defines for setting default pool, would normally be left a zero */
  186. #define E1000_VT_CTL_DEFAULT_POOL_SHIFT 7
  187. #define E1000_VT_CTL_DEFAULT_POOL_MASK (0x7 << E1000_VT_CTL_DEFAULT_POOL_SHIFT)
  188. /* Other useful VMD_CTL register defines */
  189. #define E1000_VT_CTL_IGNORE_MAC BIT(28)
  190. #define E1000_VT_CTL_DISABLE_DEF_POOL BIT(29)
  191. #define E1000_VT_CTL_VM_REPL_EN BIT(30)
  192. /* Per VM Offload register setup */
  193. #define E1000_VMOLR_RLPML_MASK 0x00003FFF /* Long Packet Maximum Length mask */
  194. #define E1000_VMOLR_LPE 0x00010000 /* Accept Long packet */
  195. #define E1000_VMOLR_RSSE 0x00020000 /* Enable RSS */
  196. #define E1000_VMOLR_AUPE 0x01000000 /* Accept untagged packets */
  197. #define E1000_VMOLR_ROMPE 0x02000000 /* Accept overflow multicast */
  198. #define E1000_VMOLR_ROPE 0x04000000 /* Accept overflow unicast */
  199. #define E1000_VMOLR_BAM 0x08000000 /* Accept Broadcast packets */
  200. #define E1000_VMOLR_MPME 0x10000000 /* Multicast promiscuous mode */
  201. #define E1000_VMOLR_STRVLAN 0x40000000 /* Vlan stripping enable */
  202. #define E1000_VMOLR_STRCRC 0x80000000 /* CRC stripping enable */
  203. #define E1000_DVMOLR_HIDEVLAN 0x20000000 /* Hide vlan enable */
  204. #define E1000_DVMOLR_STRVLAN 0x40000000 /* Vlan stripping enable */
  205. #define E1000_DVMOLR_STRCRC 0x80000000 /* CRC stripping enable */
  206. #define E1000_VLVF_ARRAY_SIZE 32
  207. #define E1000_VLVF_VLANID_MASK 0x00000FFF
  208. #define E1000_VLVF_POOLSEL_SHIFT 12
  209. #define E1000_VLVF_POOLSEL_MASK (0xFF << E1000_VLVF_POOLSEL_SHIFT)
  210. #define E1000_VLVF_LVLAN 0x00100000
  211. #define E1000_VLVF_VLANID_ENABLE 0x80000000
  212. #define E1000_VMVIR_VLANA_DEFAULT 0x40000000 /* Always use default VLAN */
  213. #define E1000_VMVIR_VLANA_NEVER 0x80000000 /* Never insert VLAN tag */
  214. #define E1000_IOVCTL 0x05BBC
  215. #define E1000_IOVCTL_REUSE_VFQ 0x00000001
  216. #define E1000_RPLOLR_STRVLAN 0x40000000
  217. #define E1000_RPLOLR_STRCRC 0x80000000
  218. #define E1000_DTXCTL_8023LL 0x0004
  219. #define E1000_DTXCTL_VLAN_ADDED 0x0008
  220. #define E1000_DTXCTL_OOS_ENABLE 0x0010
  221. #define E1000_DTXCTL_MDP_EN 0x0020
  222. #define E1000_DTXCTL_SPOOF_INT 0x0040
  223. #define E1000_EEPROM_PCS_AUTONEG_DISABLE_BIT BIT(14)
  224. #define ALL_QUEUES 0xFFFF
  225. /* RX packet buffer size defines */
  226. #define E1000_RXPBS_SIZE_MASK_82576 0x0000007F
  227. void igb_vmdq_set_anti_spoofing_pf(struct e1000_hw *, bool, int);
  228. void igb_vmdq_set_loopback_pf(struct e1000_hw *, bool);
  229. void igb_vmdq_set_replication_pf(struct e1000_hw *, bool);
  230. u16 igb_rxpbs_adjust_82580(u32 data);
  231. s32 igb_read_emi_reg(struct e1000_hw *, u16 addr, u16 *data);
  232. s32 igb_set_eee_i350(struct e1000_hw *, bool adv1G, bool adv100M);
  233. s32 igb_set_eee_i354(struct e1000_hw *, bool adv1G, bool adv100M);
  234. s32 igb_get_eee_status_i354(struct e1000_hw *hw, bool *status);
  235. #define E1000_I2C_THERMAL_SENSOR_ADDR 0xF8
  236. #define E1000_EMC_INTERNAL_DATA 0x00
  237. #define E1000_EMC_INTERNAL_THERM_LIMIT 0x20
  238. #define E1000_EMC_DIODE1_DATA 0x01
  239. #define E1000_EMC_DIODE1_THERM_LIMIT 0x19
  240. #define E1000_EMC_DIODE2_DATA 0x23
  241. #define E1000_EMC_DIODE2_THERM_LIMIT 0x1A
  242. #define E1000_EMC_DIODE3_DATA 0x2A
  243. #define E1000_EMC_DIODE3_THERM_LIMIT 0x30
  244. #endif