bnx2x_link.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547
  1. /* Copyright 2008-2013 Broadcom Corporation
  2. * Copyright (c) 2014 QLogic Corporation
  3. * All rights reserved
  4. *
  5. * Unless you and QLogic execute a separate written software license
  6. * agreement governing use of this software, this software is licensed to you
  7. * under the terms of the GNU General Public License version 2, available
  8. * at http://www.gnu.org/licenses/gpl-2.0.html (the "GPL").
  9. *
  10. * Notwithstanding the above, under no circumstances may you combine this
  11. * software in any way with any other Qlogic software provided under a
  12. * license other than the GPL, without Qlogic's express prior written
  13. * consent.
  14. *
  15. * Written by Yaniv Rosner
  16. *
  17. */
  18. #ifndef BNX2X_LINK_H
  19. #define BNX2X_LINK_H
  20. /***********************************************************/
  21. /* Defines */
  22. /***********************************************************/
  23. #define DEFAULT_PHY_DEV_ADDR 3
  24. #define E2_DEFAULT_PHY_DEV_ADDR 5
  25. #define BNX2X_FLOW_CTRL_AUTO PORT_FEATURE_FLOW_CONTROL_AUTO
  26. #define BNX2X_FLOW_CTRL_TX PORT_FEATURE_FLOW_CONTROL_TX
  27. #define BNX2X_FLOW_CTRL_RX PORT_FEATURE_FLOW_CONTROL_RX
  28. #define BNX2X_FLOW_CTRL_BOTH PORT_FEATURE_FLOW_CONTROL_BOTH
  29. #define BNX2X_FLOW_CTRL_NONE PORT_FEATURE_FLOW_CONTROL_NONE
  30. #define NET_SERDES_IF_XFI 1
  31. #define NET_SERDES_IF_SFI 2
  32. #define NET_SERDES_IF_KR 3
  33. #define NET_SERDES_IF_DXGXS 4
  34. #define SPEED_AUTO_NEG 0
  35. #define SPEED_20000 20000
  36. #define I2C_DEV_ADDR_A0 0xa0
  37. #define I2C_DEV_ADDR_A2 0xa2
  38. #define SFP_EEPROM_PAGE_SIZE 16
  39. #define SFP_EEPROM_VENDOR_NAME_ADDR 0x14
  40. #define SFP_EEPROM_VENDOR_NAME_SIZE 16
  41. #define SFP_EEPROM_VENDOR_OUI_ADDR 0x25
  42. #define SFP_EEPROM_VENDOR_OUI_SIZE 3
  43. #define SFP_EEPROM_PART_NO_ADDR 0x28
  44. #define SFP_EEPROM_PART_NO_SIZE 16
  45. #define SFP_EEPROM_REVISION_ADDR 0x38
  46. #define SFP_EEPROM_REVISION_SIZE 4
  47. #define SFP_EEPROM_SERIAL_ADDR 0x44
  48. #define SFP_EEPROM_SERIAL_SIZE 16
  49. #define SFP_EEPROM_DATE_ADDR 0x54 /* ASCII YYMMDD */
  50. #define SFP_EEPROM_DATE_SIZE 6
  51. #define SFP_EEPROM_DIAG_TYPE_ADDR 0x5c
  52. #define SFP_EEPROM_DIAG_TYPE_SIZE 1
  53. #define SFP_EEPROM_DIAG_ADDR_CHANGE_REQ (1<<2)
  54. #define SFP_EEPROM_SFF_8472_COMP_ADDR 0x5e
  55. #define SFP_EEPROM_SFF_8472_COMP_SIZE 1
  56. #define SFP_EEPROM_A2_CHECKSUM_RANGE 0x5e
  57. #define SFP_EEPROM_A2_CC_DMI_ADDR 0x5f
  58. #define PWR_FLT_ERR_MSG_LEN 250
  59. #define XGXS_EXT_PHY_TYPE(ext_phy_config) \
  60. ((ext_phy_config) & PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK)
  61. #define XGXS_EXT_PHY_ADDR(ext_phy_config) \
  62. (((ext_phy_config) & PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK) >> \
  63. PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT)
  64. #define SERDES_EXT_PHY_TYPE(ext_phy_config) \
  65. ((ext_phy_config) & PORT_HW_CFG_SERDES_EXT_PHY_TYPE_MASK)
  66. /* Single Media Direct board is the plain 577xx board with CX4/RJ45 jacks */
  67. #define SINGLE_MEDIA_DIRECT(params) (params->num_phys == 1)
  68. /* Single Media board contains single external phy */
  69. #define SINGLE_MEDIA(params) (params->num_phys == 2)
  70. /* Dual Media board contains two external phy with different media */
  71. #define DUAL_MEDIA(params) (params->num_phys == 3)
  72. #define FW_PARAM_PHY_ADDR_MASK 0x000000FF
  73. #define FW_PARAM_PHY_TYPE_MASK 0x0000FF00
  74. #define FW_PARAM_MDIO_CTRL_MASK 0xFFFF0000
  75. #define FW_PARAM_MDIO_CTRL_OFFSET 16
  76. #define FW_PARAM_PHY_ADDR(fw_param) (fw_param & \
  77. FW_PARAM_PHY_ADDR_MASK)
  78. #define FW_PARAM_PHY_TYPE(fw_param) (fw_param & \
  79. FW_PARAM_PHY_TYPE_MASK)
  80. #define FW_PARAM_MDIO_CTRL(fw_param) ((fw_param & \
  81. FW_PARAM_MDIO_CTRL_MASK) >> \
  82. FW_PARAM_MDIO_CTRL_OFFSET)
  83. #define FW_PARAM_SET(phy_addr, phy_type, mdio_access) \
  84. (phy_addr | phy_type | mdio_access << FW_PARAM_MDIO_CTRL_OFFSET)
  85. #define PFC_BRB_FULL_LB_XOFF_THRESHOLD 170
  86. #define PFC_BRB_FULL_LB_XON_THRESHOLD 250
  87. #define MAXVAL(a, b) (((a) > (b)) ? (a) : (b))
  88. #define BMAC_CONTROL_RX_ENABLE 2
  89. /***********************************************************/
  90. /* Structs */
  91. /***********************************************************/
  92. #define INT_PHY 0
  93. #define EXT_PHY1 1
  94. #define EXT_PHY2 2
  95. #define MAX_PHYS 3
  96. /* Same configuration is shared between the XGXS and the first external phy */
  97. #define LINK_CONFIG_SIZE (MAX_PHYS - 1)
  98. #define LINK_CONFIG_IDX(_phy_idx) ((_phy_idx == INT_PHY) ? \
  99. 0 : (_phy_idx - 1))
  100. /***********************************************************/
  101. /* bnx2x_phy struct */
  102. /* Defines the required arguments and function per phy */
  103. /***********************************************************/
  104. struct link_vars;
  105. struct link_params;
  106. struct bnx2x_phy;
  107. typedef u8 (*config_init_t)(struct bnx2x_phy *phy, struct link_params *params,
  108. struct link_vars *vars);
  109. typedef u8 (*read_status_t)(struct bnx2x_phy *phy, struct link_params *params,
  110. struct link_vars *vars);
  111. typedef void (*link_reset_t)(struct bnx2x_phy *phy,
  112. struct link_params *params);
  113. typedef void (*config_loopback_t)(struct bnx2x_phy *phy,
  114. struct link_params *params);
  115. typedef u8 (*format_fw_ver_t)(u32 raw, u8 *str, u16 *len);
  116. typedef void (*hw_reset_t)(struct bnx2x_phy *phy, struct link_params *params);
  117. typedef void (*set_link_led_t)(struct bnx2x_phy *phy,
  118. struct link_params *params, u8 mode);
  119. typedef void (*phy_specific_func_t)(struct bnx2x_phy *phy,
  120. struct link_params *params, u32 action);
  121. struct bnx2x_reg_set {
  122. u8 devad;
  123. u16 reg;
  124. u16 val;
  125. };
  126. struct bnx2x_phy {
  127. u32 type;
  128. /* Loaded during init */
  129. u8 addr;
  130. u8 def_md_devad;
  131. u16 flags;
  132. /* No Over-Current detection */
  133. #define FLAGS_NOC (1<<1)
  134. /* Fan failure detection required */
  135. #define FLAGS_FAN_FAILURE_DET_REQ (1<<2)
  136. /* Initialize first the XGXS and only then the phy itself */
  137. #define FLAGS_INIT_XGXS_FIRST (1<<3)
  138. #define FLAGS_WC_DUAL_MODE (1<<4)
  139. #define FLAGS_4_PORT_MODE (1<<5)
  140. #define FLAGS_REARM_LATCH_SIGNAL (1<<6)
  141. #define FLAGS_SFP_NOT_APPROVED (1<<7)
  142. #define FLAGS_MDC_MDIO_WA (1<<8)
  143. #define FLAGS_DUMMY_READ (1<<9)
  144. #define FLAGS_MDC_MDIO_WA_B0 (1<<10)
  145. #define FLAGS_TX_ERROR_CHECK (1<<12)
  146. #define FLAGS_EEE (1<<13)
  147. #define FLAGS_MDC_MDIO_WA_G (1<<15)
  148. /* preemphasis values for the rx side */
  149. u16 rx_preemphasis[4];
  150. /* preemphasis values for the tx side */
  151. u16 tx_preemphasis[4];
  152. /* EMAC address for access MDIO */
  153. u32 mdio_ctrl;
  154. u32 supported;
  155. u32 media_type;
  156. #define ETH_PHY_UNSPECIFIED 0x0
  157. #define ETH_PHY_SFPP_10G_FIBER 0x1
  158. #define ETH_PHY_XFP_FIBER 0x2
  159. #define ETH_PHY_DA_TWINAX 0x3
  160. #define ETH_PHY_BASE_T 0x4
  161. #define ETH_PHY_SFP_1G_FIBER 0x5
  162. #define ETH_PHY_KR 0xf0
  163. #define ETH_PHY_CX4 0xf1
  164. #define ETH_PHY_NOT_PRESENT 0xff
  165. /* The address in which version is located*/
  166. u32 ver_addr;
  167. u16 req_flow_ctrl;
  168. u16 req_line_speed;
  169. u32 speed_cap_mask;
  170. u16 req_duplex;
  171. u16 rsrv;
  172. /* Called per phy/port init, and it configures LASI, speed, autoneg,
  173. duplex, flow control negotiation, etc. */
  174. config_init_t config_init;
  175. /* Called due to interrupt. It determines the link, speed */
  176. read_status_t read_status;
  177. /* Called when driver is unloading. Should reset the phy */
  178. link_reset_t link_reset;
  179. /* Set the loopback configuration for the phy */
  180. config_loopback_t config_loopback;
  181. /* Format the given raw number into str up to len */
  182. format_fw_ver_t format_fw_ver;
  183. /* Reset the phy (both ports) */
  184. hw_reset_t hw_reset;
  185. /* Set link led mode (on/off/oper)*/
  186. set_link_led_t set_link_led;
  187. /* PHY Specific tasks */
  188. phy_specific_func_t phy_specific_func;
  189. #define DISABLE_TX 1
  190. #define ENABLE_TX 2
  191. #define PHY_INIT 3
  192. };
  193. /* Inputs parameters to the CLC */
  194. struct link_params {
  195. u8 port;
  196. /* Default / User Configuration */
  197. u8 loopback_mode;
  198. #define LOOPBACK_NONE 0
  199. #define LOOPBACK_EMAC 1
  200. #define LOOPBACK_BMAC 2
  201. #define LOOPBACK_XGXS 3
  202. #define LOOPBACK_EXT_PHY 4
  203. #define LOOPBACK_EXT 5
  204. #define LOOPBACK_UMAC 6
  205. #define LOOPBACK_XMAC 7
  206. /* Device parameters */
  207. u8 mac_addr[6];
  208. u16 req_duplex[LINK_CONFIG_SIZE];
  209. u16 req_flow_ctrl[LINK_CONFIG_SIZE];
  210. u16 req_line_speed[LINK_CONFIG_SIZE]; /* Also determine AutoNeg */
  211. /* shmem parameters */
  212. u32 shmem_base;
  213. u32 shmem2_base;
  214. u32 speed_cap_mask[LINK_CONFIG_SIZE];
  215. u32 switch_cfg;
  216. #define SWITCH_CFG_1G PORT_FEATURE_CON_SWITCH_1G_SWITCH
  217. #define SWITCH_CFG_10G PORT_FEATURE_CON_SWITCH_10G_SWITCH
  218. #define SWITCH_CFG_AUTO_DETECT PORT_FEATURE_CON_SWITCH_AUTO_DETECT
  219. u32 lane_config;
  220. /* Phy register parameter */
  221. u32 chip_id;
  222. /* features */
  223. u32 feature_config_flags;
  224. #define FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED (1<<0)
  225. #define FEATURE_CONFIG_PFC_ENABLED (1<<1)
  226. #define FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY (1<<2)
  227. #define FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY (1<<3)
  228. #define FEATURE_CONFIG_BC_SUPPORTS_AFEX (1<<8)
  229. #define FEATURE_CONFIG_AUTOGREEEN_ENABLED (1<<9)
  230. #define FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED (1<<10)
  231. #define FEATURE_CONFIG_DISABLE_REMOTE_FAULT_DET (1<<11)
  232. #define FEATURE_CONFIG_MT_SUPPORT (1<<13)
  233. #define FEATURE_CONFIG_BOOT_FROM_SAN (1<<14)
  234. /* Will be populated during common init */
  235. struct bnx2x_phy phy[MAX_PHYS];
  236. /* Will be populated during common init */
  237. u8 num_phys;
  238. u8 rsrv;
  239. /* Used to configure the EEE Tx LPI timer, has several modes of
  240. * operation, according to bits 29:28 -
  241. * 2'b00: Timer will be configured by nvram, output will be the value
  242. * from nvram.
  243. * 2'b01: Timer will be configured by nvram, output will be in
  244. * microseconds.
  245. * 2'b10: bits 1:0 contain an nvram value which will be used instead
  246. * of the one located in the nvram. Output will be that value.
  247. * 2'b11: bits 19:0 contain the idle timer in microseconds; output
  248. * will be in microseconds.
  249. * Bits 31:30 should be 2'b11 in order for EEE to be enabled.
  250. */
  251. u32 eee_mode;
  252. #define EEE_MODE_NVRAM_BALANCED_TIME (0xa00)
  253. #define EEE_MODE_NVRAM_AGGRESSIVE_TIME (0x100)
  254. #define EEE_MODE_NVRAM_LATENCY_TIME (0x6000)
  255. #define EEE_MODE_NVRAM_MASK (0x3)
  256. #define EEE_MODE_TIMER_MASK (0xfffff)
  257. #define EEE_MODE_OUTPUT_TIME (1<<28)
  258. #define EEE_MODE_OVERRIDE_NVRAM (1<<29)
  259. #define EEE_MODE_ENABLE_LPI (1<<30)
  260. #define EEE_MODE_ADV_LPI (1<<31)
  261. u16 hw_led_mode; /* part of the hw_config read from the shmem */
  262. u32 multi_phy_config;
  263. /* Device pointer passed to all callback functions */
  264. struct bnx2x *bp;
  265. u16 req_fc_auto_adv; /* Should be set to TX / BOTH when
  266. req_flow_ctrl is set to AUTO */
  267. u16 link_flags;
  268. #define LINK_FLAGS_INT_DISABLED (1<<0)
  269. #define PHY_INITIALIZED (1<<1)
  270. u32 lfa_base;
  271. /* The same definitions as the shmem2 parameter */
  272. u32 link_attr_sync;
  273. };
  274. /* Output parameters */
  275. struct link_vars {
  276. u8 phy_flags;
  277. #define PHY_XGXS_FLAG (1<<0)
  278. #define PHY_SGMII_FLAG (1<<1)
  279. #define PHY_PHYSICAL_LINK_FLAG (1<<2)
  280. #define PHY_HALF_OPEN_CONN_FLAG (1<<3)
  281. #define PHY_OVER_CURRENT_FLAG (1<<4)
  282. #define PHY_SFP_TX_FAULT_FLAG (1<<5)
  283. u8 mac_type;
  284. #define MAC_TYPE_NONE 0
  285. #define MAC_TYPE_EMAC 1
  286. #define MAC_TYPE_BMAC 2
  287. #define MAC_TYPE_UMAC 3
  288. #define MAC_TYPE_XMAC 4
  289. u8 phy_link_up; /* internal phy link indication */
  290. u8 link_up;
  291. u16 line_speed;
  292. u16 duplex;
  293. u16 flow_ctrl;
  294. u16 ieee_fc;
  295. /* The same definitions as the shmem parameter */
  296. u32 link_status;
  297. u32 eee_status;
  298. u8 fault_detected;
  299. u8 check_kr2_recovery_cnt;
  300. #define CHECK_KR2_RECOVERY_CNT 5
  301. u16 periodic_flags;
  302. #define PERIODIC_FLAGS_LINK_EVENT 0x0001
  303. u32 aeu_int_mask;
  304. u8 rx_tx_asic_rst;
  305. u8 turn_to_run_wc_rt;
  306. u16 rsrv2;
  307. };
  308. /***********************************************************/
  309. /* Functions */
  310. /***********************************************************/
  311. int bnx2x_phy_init(struct link_params *params, struct link_vars *vars);
  312. /* Reset the link. Should be called when driver or interface goes down
  313. Before calling phy firmware upgrade, the reset_ext_phy should be set
  314. to 0 */
  315. int bnx2x_link_reset(struct link_params *params, struct link_vars *vars,
  316. u8 reset_ext_phy);
  317. int bnx2x_lfa_reset(struct link_params *params, struct link_vars *vars);
  318. /* bnx2x_link_update should be called upon link interrupt */
  319. int bnx2x_link_update(struct link_params *params, struct link_vars *vars);
  320. /* use the following phy functions to read/write from external_phy
  321. In order to use it to read/write internal phy registers, use
  322. DEFAULT_PHY_DEV_ADDR as devad, and (_bank + (_addr & 0xf)) as
  323. the register */
  324. int bnx2x_phy_read(struct link_params *params, u8 phy_addr,
  325. u8 devad, u16 reg, u16 *ret_val);
  326. int bnx2x_phy_write(struct link_params *params, u8 phy_addr,
  327. u8 devad, u16 reg, u16 val);
  328. /* Reads the link_status from the shmem,
  329. and update the link vars accordingly */
  330. void bnx2x_link_status_update(struct link_params *input,
  331. struct link_vars *output);
  332. /* returns string representing the fw_version of the external phy */
  333. int bnx2x_get_ext_phy_fw_version(struct link_params *params, u8 *version,
  334. u16 len);
  335. /* Set/Unset the led
  336. Basically, the CLC takes care of the led for the link, but in case one needs
  337. to set/unset the led unnaturally, set the "mode" to LED_MODE_OPER to
  338. blink the led, and LED_MODE_OFF to set the led off.*/
  339. int bnx2x_set_led(struct link_params *params,
  340. struct link_vars *vars, u8 mode, u32 speed);
  341. #define LED_MODE_OFF 0
  342. #define LED_MODE_ON 1
  343. #define LED_MODE_OPER 2
  344. #define LED_MODE_FRONT_PANEL_OFF 3
  345. /* bnx2x_handle_module_detect_int should be called upon module detection
  346. interrupt */
  347. void bnx2x_handle_module_detect_int(struct link_params *params);
  348. /* Get the actual link status. In case it returns 0, link is up,
  349. otherwise link is down*/
  350. int bnx2x_test_link(struct link_params *params, struct link_vars *vars,
  351. u8 is_serdes);
  352. /* One-time initialization for external phy after power up */
  353. int bnx2x_common_init_phy(struct bnx2x *bp, u32 shmem_base_path[],
  354. u32 shmem2_base_path[], u32 chip_id);
  355. /* Reset the external PHY using GPIO */
  356. void bnx2x_ext_phy_hw_reset(struct bnx2x *bp, u8 port);
  357. /* Reset the external of SFX7101 */
  358. void bnx2x_sfx7101_sp_sw_reset(struct bnx2x *bp, struct bnx2x_phy *phy);
  359. /* Read "byte_cnt" bytes from address "addr" from the SFP+ EEPROM */
  360. int bnx2x_read_sfp_module_eeprom(struct bnx2x_phy *phy,
  361. struct link_params *params, u8 dev_addr,
  362. u16 addr, u16 byte_cnt, u8 *o_buf);
  363. void bnx2x_hw_reset_phy(struct link_params *params);
  364. /* Check swap bit and adjust PHY order */
  365. u32 bnx2x_phy_selection(struct link_params *params);
  366. /* Probe the phys on board, and populate them in "params" */
  367. int bnx2x_phy_probe(struct link_params *params);
  368. /* Checks if fan failure detection is required on one of the phys on board */
  369. u8 bnx2x_fan_failure_det_req(struct bnx2x *bp, u32 shmem_base,
  370. u32 shmem2_base, u8 port);
  371. /* Open / close the gate between the NIG and the BRB */
  372. void bnx2x_set_rx_filter(struct link_params *params, u8 en);
  373. /* DCBX structs */
  374. /* Number of maximum COS per chip */
  375. #define DCBX_E2E3_MAX_NUM_COS (2)
  376. #define DCBX_E3B0_MAX_NUM_COS_PORT0 (6)
  377. #define DCBX_E3B0_MAX_NUM_COS_PORT1 (3)
  378. #define DCBX_E3B0_MAX_NUM_COS ( \
  379. MAXVAL(DCBX_E3B0_MAX_NUM_COS_PORT0, \
  380. DCBX_E3B0_MAX_NUM_COS_PORT1))
  381. #define DCBX_MAX_NUM_COS ( \
  382. MAXVAL(DCBX_E3B0_MAX_NUM_COS, \
  383. DCBX_E2E3_MAX_NUM_COS))
  384. /* PFC port configuration params */
  385. struct bnx2x_nig_brb_pfc_port_params {
  386. /* NIG */
  387. u32 pause_enable;
  388. u32 llfc_out_en;
  389. u32 llfc_enable;
  390. u32 pkt_priority_to_cos;
  391. u8 num_of_rx_cos_priority_mask;
  392. u32 rx_cos_priority_mask[DCBX_MAX_NUM_COS];
  393. u32 llfc_high_priority_classes;
  394. u32 llfc_low_priority_classes;
  395. };
  396. /* ETS port configuration params */
  397. struct bnx2x_ets_bw_params {
  398. u8 bw;
  399. };
  400. struct bnx2x_ets_sp_params {
  401. /**
  402. * valid values are 0 - 5. 0 is highest strict priority.
  403. * There can't be two COS's with the same pri.
  404. */
  405. u8 pri;
  406. };
  407. enum bnx2x_cos_state {
  408. bnx2x_cos_state_strict = 0,
  409. bnx2x_cos_state_bw = 1,
  410. };
  411. struct bnx2x_ets_cos_params {
  412. enum bnx2x_cos_state state ;
  413. union {
  414. struct bnx2x_ets_bw_params bw_params;
  415. struct bnx2x_ets_sp_params sp_params;
  416. } params;
  417. };
  418. struct bnx2x_ets_params {
  419. u8 num_of_cos; /* Number of valid COS entries*/
  420. struct bnx2x_ets_cos_params cos[DCBX_MAX_NUM_COS];
  421. };
  422. /* Used to update the PFC attributes in EMAC, BMAC, NIG and BRB
  423. * when link is already up
  424. */
  425. int bnx2x_update_pfc(struct link_params *params,
  426. struct link_vars *vars,
  427. struct bnx2x_nig_brb_pfc_port_params *pfc_params);
  428. /* Used to configure the ETS to disable */
  429. int bnx2x_ets_disabled(struct link_params *params,
  430. struct link_vars *vars);
  431. /* Used to configure the ETS to BW limited */
  432. void bnx2x_ets_bw_limit(const struct link_params *params, const u32 cos0_bw,
  433. const u32 cos1_bw);
  434. /* Used to configure the ETS to strict */
  435. int bnx2x_ets_strict(const struct link_params *params, const u8 strict_cos);
  436. /* Configure the COS to ETS according to BW and SP settings.*/
  437. int bnx2x_ets_e3b0_config(const struct link_params *params,
  438. const struct link_vars *vars,
  439. struct bnx2x_ets_params *ets_params);
  440. void bnx2x_init_mod_abs_int(struct bnx2x *bp, struct link_vars *vars,
  441. u32 chip_id, u32 shmem_base, u32 shmem2_base,
  442. u8 port);
  443. void bnx2x_period_func(struct link_params *params, struct link_vars *vars);
  444. #endif /* BNX2X_LINK_H */