xgbe-common.h 45 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307
  1. /*
  2. * AMD 10Gb Ethernet driver
  3. *
  4. * This file is available to you under your choice of the following two
  5. * licenses:
  6. *
  7. * License 1: GPLv2
  8. *
  9. * Copyright (c) 2014-2016 Advanced Micro Devices, Inc.
  10. *
  11. * This file is free software; you may copy, redistribute and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation, either version 2 of the License, or (at
  14. * your option) any later version.
  15. *
  16. * This file is distributed in the hope that it will be useful, but
  17. * WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  19. * General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  23. *
  24. * This file incorporates work covered by the following copyright and
  25. * permission notice:
  26. * The Synopsys DWC ETHER XGMAC Software Driver and documentation
  27. * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
  28. * Inc. unless otherwise expressly agreed to in writing between Synopsys
  29. * and you.
  30. *
  31. * The Software IS NOT an item of Licensed Software or Licensed Product
  32. * under any End User Software License Agreement or Agreement for Licensed
  33. * Product with Synopsys or any supplement thereto. Permission is hereby
  34. * granted, free of charge, to any person obtaining a copy of this software
  35. * annotated with this license and the Software, to deal in the Software
  36. * without restriction, including without limitation the rights to use,
  37. * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
  38. * of the Software, and to permit persons to whom the Software is furnished
  39. * to do so, subject to the following conditions:
  40. *
  41. * The above copyright notice and this permission notice shall be included
  42. * in all copies or substantial portions of the Software.
  43. *
  44. * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
  45. * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
  46. * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
  47. * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
  48. * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  49. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  50. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  51. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
  52. * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  53. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  54. * THE POSSIBILITY OF SUCH DAMAGE.
  55. *
  56. *
  57. * License 2: Modified BSD
  58. *
  59. * Copyright (c) 2014-2016 Advanced Micro Devices, Inc.
  60. * All rights reserved.
  61. *
  62. * Redistribution and use in source and binary forms, with or without
  63. * modification, are permitted provided that the following conditions are met:
  64. * * Redistributions of source code must retain the above copyright
  65. * notice, this list of conditions and the following disclaimer.
  66. * * Redistributions in binary form must reproduce the above copyright
  67. * notice, this list of conditions and the following disclaimer in the
  68. * documentation and/or other materials provided with the distribution.
  69. * * Neither the name of Advanced Micro Devices, Inc. nor the
  70. * names of its contributors may be used to endorse or promote products
  71. * derived from this software without specific prior written permission.
  72. *
  73. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  74. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  75. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  76. * ARE DISCLAIMED. IN NO EVENT SHALL <COPYRIGHT HOLDER> BE LIABLE FOR ANY
  77. * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  78. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  79. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  80. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  81. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  82. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  83. *
  84. * This file incorporates work covered by the following copyright and
  85. * permission notice:
  86. * The Synopsys DWC ETHER XGMAC Software Driver and documentation
  87. * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
  88. * Inc. unless otherwise expressly agreed to in writing between Synopsys
  89. * and you.
  90. *
  91. * The Software IS NOT an item of Licensed Software or Licensed Product
  92. * under any End User Software License Agreement or Agreement for Licensed
  93. * Product with Synopsys or any supplement thereto. Permission is hereby
  94. * granted, free of charge, to any person obtaining a copy of this software
  95. * annotated with this license and the Software, to deal in the Software
  96. * without restriction, including without limitation the rights to use,
  97. * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
  98. * of the Software, and to permit persons to whom the Software is furnished
  99. * to do so, subject to the following conditions:
  100. *
  101. * The above copyright notice and this permission notice shall be included
  102. * in all copies or substantial portions of the Software.
  103. *
  104. * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
  105. * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
  106. * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
  107. * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
  108. * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  109. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  110. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  111. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
  112. * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  113. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  114. * THE POSSIBILITY OF SUCH DAMAGE.
  115. */
  116. #ifndef __XGBE_COMMON_H__
  117. #define __XGBE_COMMON_H__
  118. /* DMA register offsets */
  119. #define DMA_MR 0x3000
  120. #define DMA_SBMR 0x3004
  121. #define DMA_ISR 0x3008
  122. #define DMA_AXIARCR 0x3010
  123. #define DMA_AXIAWCR 0x3018
  124. #define DMA_DSR0 0x3020
  125. #define DMA_DSR1 0x3024
  126. /* DMA register entry bit positions and sizes */
  127. #define DMA_AXIARCR_DRC_INDEX 0
  128. #define DMA_AXIARCR_DRC_WIDTH 4
  129. #define DMA_AXIARCR_DRD_INDEX 4
  130. #define DMA_AXIARCR_DRD_WIDTH 2
  131. #define DMA_AXIARCR_TEC_INDEX 8
  132. #define DMA_AXIARCR_TEC_WIDTH 4
  133. #define DMA_AXIARCR_TED_INDEX 12
  134. #define DMA_AXIARCR_TED_WIDTH 2
  135. #define DMA_AXIARCR_THC_INDEX 16
  136. #define DMA_AXIARCR_THC_WIDTH 4
  137. #define DMA_AXIARCR_THD_INDEX 20
  138. #define DMA_AXIARCR_THD_WIDTH 2
  139. #define DMA_AXIAWCR_DWC_INDEX 0
  140. #define DMA_AXIAWCR_DWC_WIDTH 4
  141. #define DMA_AXIAWCR_DWD_INDEX 4
  142. #define DMA_AXIAWCR_DWD_WIDTH 2
  143. #define DMA_AXIAWCR_RPC_INDEX 8
  144. #define DMA_AXIAWCR_RPC_WIDTH 4
  145. #define DMA_AXIAWCR_RPD_INDEX 12
  146. #define DMA_AXIAWCR_RPD_WIDTH 2
  147. #define DMA_AXIAWCR_RHC_INDEX 16
  148. #define DMA_AXIAWCR_RHC_WIDTH 4
  149. #define DMA_AXIAWCR_RHD_INDEX 20
  150. #define DMA_AXIAWCR_RHD_WIDTH 2
  151. #define DMA_AXIAWCR_TDC_INDEX 24
  152. #define DMA_AXIAWCR_TDC_WIDTH 4
  153. #define DMA_AXIAWCR_TDD_INDEX 28
  154. #define DMA_AXIAWCR_TDD_WIDTH 2
  155. #define DMA_ISR_MACIS_INDEX 17
  156. #define DMA_ISR_MACIS_WIDTH 1
  157. #define DMA_ISR_MTLIS_INDEX 16
  158. #define DMA_ISR_MTLIS_WIDTH 1
  159. #define DMA_MR_SWR_INDEX 0
  160. #define DMA_MR_SWR_WIDTH 1
  161. #define DMA_SBMR_EAME_INDEX 11
  162. #define DMA_SBMR_EAME_WIDTH 1
  163. #define DMA_SBMR_BLEN_256_INDEX 7
  164. #define DMA_SBMR_BLEN_256_WIDTH 1
  165. #define DMA_SBMR_UNDEF_INDEX 0
  166. #define DMA_SBMR_UNDEF_WIDTH 1
  167. /* DMA register values */
  168. #define DMA_DSR_RPS_WIDTH 4
  169. #define DMA_DSR_TPS_WIDTH 4
  170. #define DMA_DSR_Q_WIDTH (DMA_DSR_RPS_WIDTH + DMA_DSR_TPS_WIDTH)
  171. #define DMA_DSR0_RPS_START 8
  172. #define DMA_DSR0_TPS_START 12
  173. #define DMA_DSRX_FIRST_QUEUE 3
  174. #define DMA_DSRX_INC 4
  175. #define DMA_DSRX_QPR 4
  176. #define DMA_DSRX_RPS_START 0
  177. #define DMA_DSRX_TPS_START 4
  178. #define DMA_TPS_STOPPED 0x00
  179. #define DMA_TPS_SUSPENDED 0x06
  180. /* DMA channel register offsets
  181. * Multiple channels can be active. The first channel has registers
  182. * that begin at 0x3100. Each subsequent channel has registers that
  183. * are accessed using an offset of 0x80 from the previous channel.
  184. */
  185. #define DMA_CH_BASE 0x3100
  186. #define DMA_CH_INC 0x80
  187. #define DMA_CH_CR 0x00
  188. #define DMA_CH_TCR 0x04
  189. #define DMA_CH_RCR 0x08
  190. #define DMA_CH_TDLR_HI 0x10
  191. #define DMA_CH_TDLR_LO 0x14
  192. #define DMA_CH_RDLR_HI 0x18
  193. #define DMA_CH_RDLR_LO 0x1c
  194. #define DMA_CH_TDTR_LO 0x24
  195. #define DMA_CH_RDTR_LO 0x2c
  196. #define DMA_CH_TDRLR 0x30
  197. #define DMA_CH_RDRLR 0x34
  198. #define DMA_CH_IER 0x38
  199. #define DMA_CH_RIWT 0x3c
  200. #define DMA_CH_CATDR_LO 0x44
  201. #define DMA_CH_CARDR_LO 0x4c
  202. #define DMA_CH_CATBR_HI 0x50
  203. #define DMA_CH_CATBR_LO 0x54
  204. #define DMA_CH_CARBR_HI 0x58
  205. #define DMA_CH_CARBR_LO 0x5c
  206. #define DMA_CH_SR 0x60
  207. /* DMA channel register entry bit positions and sizes */
  208. #define DMA_CH_CR_PBLX8_INDEX 16
  209. #define DMA_CH_CR_PBLX8_WIDTH 1
  210. #define DMA_CH_CR_SPH_INDEX 24
  211. #define DMA_CH_CR_SPH_WIDTH 1
  212. #define DMA_CH_IER_AIE_INDEX 15
  213. #define DMA_CH_IER_AIE_WIDTH 1
  214. #define DMA_CH_IER_FBEE_INDEX 12
  215. #define DMA_CH_IER_FBEE_WIDTH 1
  216. #define DMA_CH_IER_NIE_INDEX 16
  217. #define DMA_CH_IER_NIE_WIDTH 1
  218. #define DMA_CH_IER_RBUE_INDEX 7
  219. #define DMA_CH_IER_RBUE_WIDTH 1
  220. #define DMA_CH_IER_RIE_INDEX 6
  221. #define DMA_CH_IER_RIE_WIDTH 1
  222. #define DMA_CH_IER_RSE_INDEX 8
  223. #define DMA_CH_IER_RSE_WIDTH 1
  224. #define DMA_CH_IER_TBUE_INDEX 2
  225. #define DMA_CH_IER_TBUE_WIDTH 1
  226. #define DMA_CH_IER_TIE_INDEX 0
  227. #define DMA_CH_IER_TIE_WIDTH 1
  228. #define DMA_CH_IER_TXSE_INDEX 1
  229. #define DMA_CH_IER_TXSE_WIDTH 1
  230. #define DMA_CH_RCR_PBL_INDEX 16
  231. #define DMA_CH_RCR_PBL_WIDTH 6
  232. #define DMA_CH_RCR_RBSZ_INDEX 1
  233. #define DMA_CH_RCR_RBSZ_WIDTH 14
  234. #define DMA_CH_RCR_SR_INDEX 0
  235. #define DMA_CH_RCR_SR_WIDTH 1
  236. #define DMA_CH_RIWT_RWT_INDEX 0
  237. #define DMA_CH_RIWT_RWT_WIDTH 8
  238. #define DMA_CH_SR_FBE_INDEX 12
  239. #define DMA_CH_SR_FBE_WIDTH 1
  240. #define DMA_CH_SR_RBU_INDEX 7
  241. #define DMA_CH_SR_RBU_WIDTH 1
  242. #define DMA_CH_SR_RI_INDEX 6
  243. #define DMA_CH_SR_RI_WIDTH 1
  244. #define DMA_CH_SR_RPS_INDEX 8
  245. #define DMA_CH_SR_RPS_WIDTH 1
  246. #define DMA_CH_SR_TBU_INDEX 2
  247. #define DMA_CH_SR_TBU_WIDTH 1
  248. #define DMA_CH_SR_TI_INDEX 0
  249. #define DMA_CH_SR_TI_WIDTH 1
  250. #define DMA_CH_SR_TPS_INDEX 1
  251. #define DMA_CH_SR_TPS_WIDTH 1
  252. #define DMA_CH_TCR_OSP_INDEX 4
  253. #define DMA_CH_TCR_OSP_WIDTH 1
  254. #define DMA_CH_TCR_PBL_INDEX 16
  255. #define DMA_CH_TCR_PBL_WIDTH 6
  256. #define DMA_CH_TCR_ST_INDEX 0
  257. #define DMA_CH_TCR_ST_WIDTH 1
  258. #define DMA_CH_TCR_TSE_INDEX 12
  259. #define DMA_CH_TCR_TSE_WIDTH 1
  260. /* DMA channel register values */
  261. #define DMA_OSP_DISABLE 0x00
  262. #define DMA_OSP_ENABLE 0x01
  263. #define DMA_PBL_1 1
  264. #define DMA_PBL_2 2
  265. #define DMA_PBL_4 4
  266. #define DMA_PBL_8 8
  267. #define DMA_PBL_16 16
  268. #define DMA_PBL_32 32
  269. #define DMA_PBL_64 64 /* 8 x 8 */
  270. #define DMA_PBL_128 128 /* 8 x 16 */
  271. #define DMA_PBL_256 256 /* 8 x 32 */
  272. #define DMA_PBL_X8_DISABLE 0x00
  273. #define DMA_PBL_X8_ENABLE 0x01
  274. /* MAC register offsets */
  275. #define MAC_TCR 0x0000
  276. #define MAC_RCR 0x0004
  277. #define MAC_PFR 0x0008
  278. #define MAC_WTR 0x000c
  279. #define MAC_HTR0 0x0010
  280. #define MAC_VLANTR 0x0050
  281. #define MAC_VLANHTR 0x0058
  282. #define MAC_VLANIR 0x0060
  283. #define MAC_IVLANIR 0x0064
  284. #define MAC_RETMR 0x006c
  285. #define MAC_Q0TFCR 0x0070
  286. #define MAC_RFCR 0x0090
  287. #define MAC_RQC0R 0x00a0
  288. #define MAC_RQC1R 0x00a4
  289. #define MAC_RQC2R 0x00a8
  290. #define MAC_RQC3R 0x00ac
  291. #define MAC_ISR 0x00b0
  292. #define MAC_IER 0x00b4
  293. #define MAC_RTSR 0x00b8
  294. #define MAC_PMTCSR 0x00c0
  295. #define MAC_RWKPFR 0x00c4
  296. #define MAC_LPICSR 0x00d0
  297. #define MAC_LPITCR 0x00d4
  298. #define MAC_VR 0x0110
  299. #define MAC_DR 0x0114
  300. #define MAC_HWF0R 0x011c
  301. #define MAC_HWF1R 0x0120
  302. #define MAC_HWF2R 0x0124
  303. #define MAC_GPIOCR 0x0278
  304. #define MAC_GPIOSR 0x027c
  305. #define MAC_MACA0HR 0x0300
  306. #define MAC_MACA0LR 0x0304
  307. #define MAC_MACA1HR 0x0308
  308. #define MAC_MACA1LR 0x030c
  309. #define MAC_RSSCR 0x0c80
  310. #define MAC_RSSAR 0x0c88
  311. #define MAC_RSSDR 0x0c8c
  312. #define MAC_TSCR 0x0d00
  313. #define MAC_SSIR 0x0d04
  314. #define MAC_STSR 0x0d08
  315. #define MAC_STNR 0x0d0c
  316. #define MAC_STSUR 0x0d10
  317. #define MAC_STNUR 0x0d14
  318. #define MAC_TSAR 0x0d18
  319. #define MAC_TSSR 0x0d20
  320. #define MAC_TXSNR 0x0d30
  321. #define MAC_TXSSR 0x0d34
  322. #define MAC_QTFCR_INC 4
  323. #define MAC_MACA_INC 4
  324. #define MAC_HTR_INC 4
  325. #define MAC_RQC2_INC 4
  326. #define MAC_RQC2_Q_PER_REG 4
  327. /* MAC register entry bit positions and sizes */
  328. #define MAC_HWF0R_ADDMACADRSEL_INDEX 18
  329. #define MAC_HWF0R_ADDMACADRSEL_WIDTH 5
  330. #define MAC_HWF0R_ARPOFFSEL_INDEX 9
  331. #define MAC_HWF0R_ARPOFFSEL_WIDTH 1
  332. #define MAC_HWF0R_EEESEL_INDEX 13
  333. #define MAC_HWF0R_EEESEL_WIDTH 1
  334. #define MAC_HWF0R_GMIISEL_INDEX 1
  335. #define MAC_HWF0R_GMIISEL_WIDTH 1
  336. #define MAC_HWF0R_MGKSEL_INDEX 7
  337. #define MAC_HWF0R_MGKSEL_WIDTH 1
  338. #define MAC_HWF0R_MMCSEL_INDEX 8
  339. #define MAC_HWF0R_MMCSEL_WIDTH 1
  340. #define MAC_HWF0R_RWKSEL_INDEX 6
  341. #define MAC_HWF0R_RWKSEL_WIDTH 1
  342. #define MAC_HWF0R_RXCOESEL_INDEX 16
  343. #define MAC_HWF0R_RXCOESEL_WIDTH 1
  344. #define MAC_HWF0R_SAVLANINS_INDEX 27
  345. #define MAC_HWF0R_SAVLANINS_WIDTH 1
  346. #define MAC_HWF0R_SMASEL_INDEX 5
  347. #define MAC_HWF0R_SMASEL_WIDTH 1
  348. #define MAC_HWF0R_TSSEL_INDEX 12
  349. #define MAC_HWF0R_TSSEL_WIDTH 1
  350. #define MAC_HWF0R_TSSTSSEL_INDEX 25
  351. #define MAC_HWF0R_TSSTSSEL_WIDTH 2
  352. #define MAC_HWF0R_TXCOESEL_INDEX 14
  353. #define MAC_HWF0R_TXCOESEL_WIDTH 1
  354. #define MAC_HWF0R_VLHASH_INDEX 4
  355. #define MAC_HWF0R_VLHASH_WIDTH 1
  356. #define MAC_HWF1R_ADDR64_INDEX 14
  357. #define MAC_HWF1R_ADDR64_WIDTH 2
  358. #define MAC_HWF1R_ADVTHWORD_INDEX 13
  359. #define MAC_HWF1R_ADVTHWORD_WIDTH 1
  360. #define MAC_HWF1R_DBGMEMA_INDEX 19
  361. #define MAC_HWF1R_DBGMEMA_WIDTH 1
  362. #define MAC_HWF1R_DCBEN_INDEX 16
  363. #define MAC_HWF1R_DCBEN_WIDTH 1
  364. #define MAC_HWF1R_HASHTBLSZ_INDEX 24
  365. #define MAC_HWF1R_HASHTBLSZ_WIDTH 3
  366. #define MAC_HWF1R_L3L4FNUM_INDEX 27
  367. #define MAC_HWF1R_L3L4FNUM_WIDTH 4
  368. #define MAC_HWF1R_NUMTC_INDEX 21
  369. #define MAC_HWF1R_NUMTC_WIDTH 3
  370. #define MAC_HWF1R_RSSEN_INDEX 20
  371. #define MAC_HWF1R_RSSEN_WIDTH 1
  372. #define MAC_HWF1R_RXFIFOSIZE_INDEX 0
  373. #define MAC_HWF1R_RXFIFOSIZE_WIDTH 5
  374. #define MAC_HWF1R_SPHEN_INDEX 17
  375. #define MAC_HWF1R_SPHEN_WIDTH 1
  376. #define MAC_HWF1R_TSOEN_INDEX 18
  377. #define MAC_HWF1R_TSOEN_WIDTH 1
  378. #define MAC_HWF1R_TXFIFOSIZE_INDEX 6
  379. #define MAC_HWF1R_TXFIFOSIZE_WIDTH 5
  380. #define MAC_HWF2R_AUXSNAPNUM_INDEX 28
  381. #define MAC_HWF2R_AUXSNAPNUM_WIDTH 3
  382. #define MAC_HWF2R_PPSOUTNUM_INDEX 24
  383. #define MAC_HWF2R_PPSOUTNUM_WIDTH 3
  384. #define MAC_HWF2R_RXCHCNT_INDEX 12
  385. #define MAC_HWF2R_RXCHCNT_WIDTH 4
  386. #define MAC_HWF2R_RXQCNT_INDEX 0
  387. #define MAC_HWF2R_RXQCNT_WIDTH 4
  388. #define MAC_HWF2R_TXCHCNT_INDEX 18
  389. #define MAC_HWF2R_TXCHCNT_WIDTH 4
  390. #define MAC_HWF2R_TXQCNT_INDEX 6
  391. #define MAC_HWF2R_TXQCNT_WIDTH 4
  392. #define MAC_IER_TSIE_INDEX 12
  393. #define MAC_IER_TSIE_WIDTH 1
  394. #define MAC_ISR_MMCRXIS_INDEX 9
  395. #define MAC_ISR_MMCRXIS_WIDTH 1
  396. #define MAC_ISR_MMCTXIS_INDEX 10
  397. #define MAC_ISR_MMCTXIS_WIDTH 1
  398. #define MAC_ISR_PMTIS_INDEX 4
  399. #define MAC_ISR_PMTIS_WIDTH 1
  400. #define MAC_ISR_TSIS_INDEX 12
  401. #define MAC_ISR_TSIS_WIDTH 1
  402. #define MAC_MACA1HR_AE_INDEX 31
  403. #define MAC_MACA1HR_AE_WIDTH 1
  404. #define MAC_PFR_HMC_INDEX 2
  405. #define MAC_PFR_HMC_WIDTH 1
  406. #define MAC_PFR_HPF_INDEX 10
  407. #define MAC_PFR_HPF_WIDTH 1
  408. #define MAC_PFR_HUC_INDEX 1
  409. #define MAC_PFR_HUC_WIDTH 1
  410. #define MAC_PFR_PM_INDEX 4
  411. #define MAC_PFR_PM_WIDTH 1
  412. #define MAC_PFR_PR_INDEX 0
  413. #define MAC_PFR_PR_WIDTH 1
  414. #define MAC_PFR_VTFE_INDEX 16
  415. #define MAC_PFR_VTFE_WIDTH 1
  416. #define MAC_PMTCSR_MGKPKTEN_INDEX 1
  417. #define MAC_PMTCSR_MGKPKTEN_WIDTH 1
  418. #define MAC_PMTCSR_PWRDWN_INDEX 0
  419. #define MAC_PMTCSR_PWRDWN_WIDTH 1
  420. #define MAC_PMTCSR_RWKFILTRST_INDEX 31
  421. #define MAC_PMTCSR_RWKFILTRST_WIDTH 1
  422. #define MAC_PMTCSR_RWKPKTEN_INDEX 2
  423. #define MAC_PMTCSR_RWKPKTEN_WIDTH 1
  424. #define MAC_Q0TFCR_PT_INDEX 16
  425. #define MAC_Q0TFCR_PT_WIDTH 16
  426. #define MAC_Q0TFCR_TFE_INDEX 1
  427. #define MAC_Q0TFCR_TFE_WIDTH 1
  428. #define MAC_RCR_ACS_INDEX 1
  429. #define MAC_RCR_ACS_WIDTH 1
  430. #define MAC_RCR_CST_INDEX 2
  431. #define MAC_RCR_CST_WIDTH 1
  432. #define MAC_RCR_DCRCC_INDEX 3
  433. #define MAC_RCR_DCRCC_WIDTH 1
  434. #define MAC_RCR_HDSMS_INDEX 12
  435. #define MAC_RCR_HDSMS_WIDTH 3
  436. #define MAC_RCR_IPC_INDEX 9
  437. #define MAC_RCR_IPC_WIDTH 1
  438. #define MAC_RCR_JE_INDEX 8
  439. #define MAC_RCR_JE_WIDTH 1
  440. #define MAC_RCR_LM_INDEX 10
  441. #define MAC_RCR_LM_WIDTH 1
  442. #define MAC_RCR_RE_INDEX 0
  443. #define MAC_RCR_RE_WIDTH 1
  444. #define MAC_RFCR_PFCE_INDEX 8
  445. #define MAC_RFCR_PFCE_WIDTH 1
  446. #define MAC_RFCR_RFE_INDEX 0
  447. #define MAC_RFCR_RFE_WIDTH 1
  448. #define MAC_RFCR_UP_INDEX 1
  449. #define MAC_RFCR_UP_WIDTH 1
  450. #define MAC_RQC0R_RXQ0EN_INDEX 0
  451. #define MAC_RQC0R_RXQ0EN_WIDTH 2
  452. #define MAC_RSSAR_ADDRT_INDEX 2
  453. #define MAC_RSSAR_ADDRT_WIDTH 1
  454. #define MAC_RSSAR_CT_INDEX 1
  455. #define MAC_RSSAR_CT_WIDTH 1
  456. #define MAC_RSSAR_OB_INDEX 0
  457. #define MAC_RSSAR_OB_WIDTH 1
  458. #define MAC_RSSAR_RSSIA_INDEX 8
  459. #define MAC_RSSAR_RSSIA_WIDTH 8
  460. #define MAC_RSSCR_IP2TE_INDEX 1
  461. #define MAC_RSSCR_IP2TE_WIDTH 1
  462. #define MAC_RSSCR_RSSE_INDEX 0
  463. #define MAC_RSSCR_RSSE_WIDTH 1
  464. #define MAC_RSSCR_TCP4TE_INDEX 2
  465. #define MAC_RSSCR_TCP4TE_WIDTH 1
  466. #define MAC_RSSCR_UDP4TE_INDEX 3
  467. #define MAC_RSSCR_UDP4TE_WIDTH 1
  468. #define MAC_RSSDR_DMCH_INDEX 0
  469. #define MAC_RSSDR_DMCH_WIDTH 4
  470. #define MAC_SSIR_SNSINC_INDEX 8
  471. #define MAC_SSIR_SNSINC_WIDTH 8
  472. #define MAC_SSIR_SSINC_INDEX 16
  473. #define MAC_SSIR_SSINC_WIDTH 8
  474. #define MAC_TCR_SS_INDEX 29
  475. #define MAC_TCR_SS_WIDTH 2
  476. #define MAC_TCR_TE_INDEX 0
  477. #define MAC_TCR_TE_WIDTH 1
  478. #define MAC_TSCR_AV8021ASMEN_INDEX 28
  479. #define MAC_TSCR_AV8021ASMEN_WIDTH 1
  480. #define MAC_TSCR_SNAPTYPSEL_INDEX 16
  481. #define MAC_TSCR_SNAPTYPSEL_WIDTH 2
  482. #define MAC_TSCR_TSADDREG_INDEX 5
  483. #define MAC_TSCR_TSADDREG_WIDTH 1
  484. #define MAC_TSCR_TSCFUPDT_INDEX 1
  485. #define MAC_TSCR_TSCFUPDT_WIDTH 1
  486. #define MAC_TSCR_TSCTRLSSR_INDEX 9
  487. #define MAC_TSCR_TSCTRLSSR_WIDTH 1
  488. #define MAC_TSCR_TSENA_INDEX 0
  489. #define MAC_TSCR_TSENA_WIDTH 1
  490. #define MAC_TSCR_TSENALL_INDEX 8
  491. #define MAC_TSCR_TSENALL_WIDTH 1
  492. #define MAC_TSCR_TSEVNTENA_INDEX 14
  493. #define MAC_TSCR_TSEVNTENA_WIDTH 1
  494. #define MAC_TSCR_TSINIT_INDEX 2
  495. #define MAC_TSCR_TSINIT_WIDTH 1
  496. #define MAC_TSCR_TSIPENA_INDEX 11
  497. #define MAC_TSCR_TSIPENA_WIDTH 1
  498. #define MAC_TSCR_TSIPV4ENA_INDEX 13
  499. #define MAC_TSCR_TSIPV4ENA_WIDTH 1
  500. #define MAC_TSCR_TSIPV6ENA_INDEX 12
  501. #define MAC_TSCR_TSIPV6ENA_WIDTH 1
  502. #define MAC_TSCR_TSMSTRENA_INDEX 15
  503. #define MAC_TSCR_TSMSTRENA_WIDTH 1
  504. #define MAC_TSCR_TSVER2ENA_INDEX 10
  505. #define MAC_TSCR_TSVER2ENA_WIDTH 1
  506. #define MAC_TSCR_TXTSSTSM_INDEX 24
  507. #define MAC_TSCR_TXTSSTSM_WIDTH 1
  508. #define MAC_TSSR_TXTSC_INDEX 15
  509. #define MAC_TSSR_TXTSC_WIDTH 1
  510. #define MAC_TXSNR_TXTSSTSMIS_INDEX 31
  511. #define MAC_TXSNR_TXTSSTSMIS_WIDTH 1
  512. #define MAC_VLANHTR_VLHT_INDEX 0
  513. #define MAC_VLANHTR_VLHT_WIDTH 16
  514. #define MAC_VLANIR_VLTI_INDEX 20
  515. #define MAC_VLANIR_VLTI_WIDTH 1
  516. #define MAC_VLANIR_CSVL_INDEX 19
  517. #define MAC_VLANIR_CSVL_WIDTH 1
  518. #define MAC_VLANTR_DOVLTC_INDEX 20
  519. #define MAC_VLANTR_DOVLTC_WIDTH 1
  520. #define MAC_VLANTR_ERSVLM_INDEX 19
  521. #define MAC_VLANTR_ERSVLM_WIDTH 1
  522. #define MAC_VLANTR_ESVL_INDEX 18
  523. #define MAC_VLANTR_ESVL_WIDTH 1
  524. #define MAC_VLANTR_ETV_INDEX 16
  525. #define MAC_VLANTR_ETV_WIDTH 1
  526. #define MAC_VLANTR_EVLS_INDEX 21
  527. #define MAC_VLANTR_EVLS_WIDTH 2
  528. #define MAC_VLANTR_EVLRXS_INDEX 24
  529. #define MAC_VLANTR_EVLRXS_WIDTH 1
  530. #define MAC_VLANTR_VL_INDEX 0
  531. #define MAC_VLANTR_VL_WIDTH 16
  532. #define MAC_VLANTR_VTHM_INDEX 25
  533. #define MAC_VLANTR_VTHM_WIDTH 1
  534. #define MAC_VLANTR_VTIM_INDEX 17
  535. #define MAC_VLANTR_VTIM_WIDTH 1
  536. #define MAC_VR_DEVID_INDEX 8
  537. #define MAC_VR_DEVID_WIDTH 8
  538. #define MAC_VR_SNPSVER_INDEX 0
  539. #define MAC_VR_SNPSVER_WIDTH 8
  540. #define MAC_VR_USERVER_INDEX 16
  541. #define MAC_VR_USERVER_WIDTH 8
  542. /* MMC register offsets */
  543. #define MMC_CR 0x0800
  544. #define MMC_RISR 0x0804
  545. #define MMC_TISR 0x0808
  546. #define MMC_RIER 0x080c
  547. #define MMC_TIER 0x0810
  548. #define MMC_TXOCTETCOUNT_GB_LO 0x0814
  549. #define MMC_TXOCTETCOUNT_GB_HI 0x0818
  550. #define MMC_TXFRAMECOUNT_GB_LO 0x081c
  551. #define MMC_TXFRAMECOUNT_GB_HI 0x0820
  552. #define MMC_TXBROADCASTFRAMES_G_LO 0x0824
  553. #define MMC_TXBROADCASTFRAMES_G_HI 0x0828
  554. #define MMC_TXMULTICASTFRAMES_G_LO 0x082c
  555. #define MMC_TXMULTICASTFRAMES_G_HI 0x0830
  556. #define MMC_TX64OCTETS_GB_LO 0x0834
  557. #define MMC_TX64OCTETS_GB_HI 0x0838
  558. #define MMC_TX65TO127OCTETS_GB_LO 0x083c
  559. #define MMC_TX65TO127OCTETS_GB_HI 0x0840
  560. #define MMC_TX128TO255OCTETS_GB_LO 0x0844
  561. #define MMC_TX128TO255OCTETS_GB_HI 0x0848
  562. #define MMC_TX256TO511OCTETS_GB_LO 0x084c
  563. #define MMC_TX256TO511OCTETS_GB_HI 0x0850
  564. #define MMC_TX512TO1023OCTETS_GB_LO 0x0854
  565. #define MMC_TX512TO1023OCTETS_GB_HI 0x0858
  566. #define MMC_TX1024TOMAXOCTETS_GB_LO 0x085c
  567. #define MMC_TX1024TOMAXOCTETS_GB_HI 0x0860
  568. #define MMC_TXUNICASTFRAMES_GB_LO 0x0864
  569. #define MMC_TXUNICASTFRAMES_GB_HI 0x0868
  570. #define MMC_TXMULTICASTFRAMES_GB_LO 0x086c
  571. #define MMC_TXMULTICASTFRAMES_GB_HI 0x0870
  572. #define MMC_TXBROADCASTFRAMES_GB_LO 0x0874
  573. #define MMC_TXBROADCASTFRAMES_GB_HI 0x0878
  574. #define MMC_TXUNDERFLOWERROR_LO 0x087c
  575. #define MMC_TXUNDERFLOWERROR_HI 0x0880
  576. #define MMC_TXOCTETCOUNT_G_LO 0x0884
  577. #define MMC_TXOCTETCOUNT_G_HI 0x0888
  578. #define MMC_TXFRAMECOUNT_G_LO 0x088c
  579. #define MMC_TXFRAMECOUNT_G_HI 0x0890
  580. #define MMC_TXPAUSEFRAMES_LO 0x0894
  581. #define MMC_TXPAUSEFRAMES_HI 0x0898
  582. #define MMC_TXVLANFRAMES_G_LO 0x089c
  583. #define MMC_TXVLANFRAMES_G_HI 0x08a0
  584. #define MMC_RXFRAMECOUNT_GB_LO 0x0900
  585. #define MMC_RXFRAMECOUNT_GB_HI 0x0904
  586. #define MMC_RXOCTETCOUNT_GB_LO 0x0908
  587. #define MMC_RXOCTETCOUNT_GB_HI 0x090c
  588. #define MMC_RXOCTETCOUNT_G_LO 0x0910
  589. #define MMC_RXOCTETCOUNT_G_HI 0x0914
  590. #define MMC_RXBROADCASTFRAMES_G_LO 0x0918
  591. #define MMC_RXBROADCASTFRAMES_G_HI 0x091c
  592. #define MMC_RXMULTICASTFRAMES_G_LO 0x0920
  593. #define MMC_RXMULTICASTFRAMES_G_HI 0x0924
  594. #define MMC_RXCRCERROR_LO 0x0928
  595. #define MMC_RXCRCERROR_HI 0x092c
  596. #define MMC_RXRUNTERROR 0x0930
  597. #define MMC_RXJABBERERROR 0x0934
  598. #define MMC_RXUNDERSIZE_G 0x0938
  599. #define MMC_RXOVERSIZE_G 0x093c
  600. #define MMC_RX64OCTETS_GB_LO 0x0940
  601. #define MMC_RX64OCTETS_GB_HI 0x0944
  602. #define MMC_RX65TO127OCTETS_GB_LO 0x0948
  603. #define MMC_RX65TO127OCTETS_GB_HI 0x094c
  604. #define MMC_RX128TO255OCTETS_GB_LO 0x0950
  605. #define MMC_RX128TO255OCTETS_GB_HI 0x0954
  606. #define MMC_RX256TO511OCTETS_GB_LO 0x0958
  607. #define MMC_RX256TO511OCTETS_GB_HI 0x095c
  608. #define MMC_RX512TO1023OCTETS_GB_LO 0x0960
  609. #define MMC_RX512TO1023OCTETS_GB_HI 0x0964
  610. #define MMC_RX1024TOMAXOCTETS_GB_LO 0x0968
  611. #define MMC_RX1024TOMAXOCTETS_GB_HI 0x096c
  612. #define MMC_RXUNICASTFRAMES_G_LO 0x0970
  613. #define MMC_RXUNICASTFRAMES_G_HI 0x0974
  614. #define MMC_RXLENGTHERROR_LO 0x0978
  615. #define MMC_RXLENGTHERROR_HI 0x097c
  616. #define MMC_RXOUTOFRANGETYPE_LO 0x0980
  617. #define MMC_RXOUTOFRANGETYPE_HI 0x0984
  618. #define MMC_RXPAUSEFRAMES_LO 0x0988
  619. #define MMC_RXPAUSEFRAMES_HI 0x098c
  620. #define MMC_RXFIFOOVERFLOW_LO 0x0990
  621. #define MMC_RXFIFOOVERFLOW_HI 0x0994
  622. #define MMC_RXVLANFRAMES_GB_LO 0x0998
  623. #define MMC_RXVLANFRAMES_GB_HI 0x099c
  624. #define MMC_RXWATCHDOGERROR 0x09a0
  625. /* MMC register entry bit positions and sizes */
  626. #define MMC_CR_CR_INDEX 0
  627. #define MMC_CR_CR_WIDTH 1
  628. #define MMC_CR_CSR_INDEX 1
  629. #define MMC_CR_CSR_WIDTH 1
  630. #define MMC_CR_ROR_INDEX 2
  631. #define MMC_CR_ROR_WIDTH 1
  632. #define MMC_CR_MCF_INDEX 3
  633. #define MMC_CR_MCF_WIDTH 1
  634. #define MMC_CR_MCT_INDEX 4
  635. #define MMC_CR_MCT_WIDTH 2
  636. #define MMC_RIER_ALL_INTERRUPTS_INDEX 0
  637. #define MMC_RIER_ALL_INTERRUPTS_WIDTH 23
  638. #define MMC_RISR_RXFRAMECOUNT_GB_INDEX 0
  639. #define MMC_RISR_RXFRAMECOUNT_GB_WIDTH 1
  640. #define MMC_RISR_RXOCTETCOUNT_GB_INDEX 1
  641. #define MMC_RISR_RXOCTETCOUNT_GB_WIDTH 1
  642. #define MMC_RISR_RXOCTETCOUNT_G_INDEX 2
  643. #define MMC_RISR_RXOCTETCOUNT_G_WIDTH 1
  644. #define MMC_RISR_RXBROADCASTFRAMES_G_INDEX 3
  645. #define MMC_RISR_RXBROADCASTFRAMES_G_WIDTH 1
  646. #define MMC_RISR_RXMULTICASTFRAMES_G_INDEX 4
  647. #define MMC_RISR_RXMULTICASTFRAMES_G_WIDTH 1
  648. #define MMC_RISR_RXCRCERROR_INDEX 5
  649. #define MMC_RISR_RXCRCERROR_WIDTH 1
  650. #define MMC_RISR_RXRUNTERROR_INDEX 6
  651. #define MMC_RISR_RXRUNTERROR_WIDTH 1
  652. #define MMC_RISR_RXJABBERERROR_INDEX 7
  653. #define MMC_RISR_RXJABBERERROR_WIDTH 1
  654. #define MMC_RISR_RXUNDERSIZE_G_INDEX 8
  655. #define MMC_RISR_RXUNDERSIZE_G_WIDTH 1
  656. #define MMC_RISR_RXOVERSIZE_G_INDEX 9
  657. #define MMC_RISR_RXOVERSIZE_G_WIDTH 1
  658. #define MMC_RISR_RX64OCTETS_GB_INDEX 10
  659. #define MMC_RISR_RX64OCTETS_GB_WIDTH 1
  660. #define MMC_RISR_RX65TO127OCTETS_GB_INDEX 11
  661. #define MMC_RISR_RX65TO127OCTETS_GB_WIDTH 1
  662. #define MMC_RISR_RX128TO255OCTETS_GB_INDEX 12
  663. #define MMC_RISR_RX128TO255OCTETS_GB_WIDTH 1
  664. #define MMC_RISR_RX256TO511OCTETS_GB_INDEX 13
  665. #define MMC_RISR_RX256TO511OCTETS_GB_WIDTH 1
  666. #define MMC_RISR_RX512TO1023OCTETS_GB_INDEX 14
  667. #define MMC_RISR_RX512TO1023OCTETS_GB_WIDTH 1
  668. #define MMC_RISR_RX1024TOMAXOCTETS_GB_INDEX 15
  669. #define MMC_RISR_RX1024TOMAXOCTETS_GB_WIDTH 1
  670. #define MMC_RISR_RXUNICASTFRAMES_G_INDEX 16
  671. #define MMC_RISR_RXUNICASTFRAMES_G_WIDTH 1
  672. #define MMC_RISR_RXLENGTHERROR_INDEX 17
  673. #define MMC_RISR_RXLENGTHERROR_WIDTH 1
  674. #define MMC_RISR_RXOUTOFRANGETYPE_INDEX 18
  675. #define MMC_RISR_RXOUTOFRANGETYPE_WIDTH 1
  676. #define MMC_RISR_RXPAUSEFRAMES_INDEX 19
  677. #define MMC_RISR_RXPAUSEFRAMES_WIDTH 1
  678. #define MMC_RISR_RXFIFOOVERFLOW_INDEX 20
  679. #define MMC_RISR_RXFIFOOVERFLOW_WIDTH 1
  680. #define MMC_RISR_RXVLANFRAMES_GB_INDEX 21
  681. #define MMC_RISR_RXVLANFRAMES_GB_WIDTH 1
  682. #define MMC_RISR_RXWATCHDOGERROR_INDEX 22
  683. #define MMC_RISR_RXWATCHDOGERROR_WIDTH 1
  684. #define MMC_TIER_ALL_INTERRUPTS_INDEX 0
  685. #define MMC_TIER_ALL_INTERRUPTS_WIDTH 18
  686. #define MMC_TISR_TXOCTETCOUNT_GB_INDEX 0
  687. #define MMC_TISR_TXOCTETCOUNT_GB_WIDTH 1
  688. #define MMC_TISR_TXFRAMECOUNT_GB_INDEX 1
  689. #define MMC_TISR_TXFRAMECOUNT_GB_WIDTH 1
  690. #define MMC_TISR_TXBROADCASTFRAMES_G_INDEX 2
  691. #define MMC_TISR_TXBROADCASTFRAMES_G_WIDTH 1
  692. #define MMC_TISR_TXMULTICASTFRAMES_G_INDEX 3
  693. #define MMC_TISR_TXMULTICASTFRAMES_G_WIDTH 1
  694. #define MMC_TISR_TX64OCTETS_GB_INDEX 4
  695. #define MMC_TISR_TX64OCTETS_GB_WIDTH 1
  696. #define MMC_TISR_TX65TO127OCTETS_GB_INDEX 5
  697. #define MMC_TISR_TX65TO127OCTETS_GB_WIDTH 1
  698. #define MMC_TISR_TX128TO255OCTETS_GB_INDEX 6
  699. #define MMC_TISR_TX128TO255OCTETS_GB_WIDTH 1
  700. #define MMC_TISR_TX256TO511OCTETS_GB_INDEX 7
  701. #define MMC_TISR_TX256TO511OCTETS_GB_WIDTH 1
  702. #define MMC_TISR_TX512TO1023OCTETS_GB_INDEX 8
  703. #define MMC_TISR_TX512TO1023OCTETS_GB_WIDTH 1
  704. #define MMC_TISR_TX1024TOMAXOCTETS_GB_INDEX 9
  705. #define MMC_TISR_TX1024TOMAXOCTETS_GB_WIDTH 1
  706. #define MMC_TISR_TXUNICASTFRAMES_GB_INDEX 10
  707. #define MMC_TISR_TXUNICASTFRAMES_GB_WIDTH 1
  708. #define MMC_TISR_TXMULTICASTFRAMES_GB_INDEX 11
  709. #define MMC_TISR_TXMULTICASTFRAMES_GB_WIDTH 1
  710. #define MMC_TISR_TXBROADCASTFRAMES_GB_INDEX 12
  711. #define MMC_TISR_TXBROADCASTFRAMES_GB_WIDTH 1
  712. #define MMC_TISR_TXUNDERFLOWERROR_INDEX 13
  713. #define MMC_TISR_TXUNDERFLOWERROR_WIDTH 1
  714. #define MMC_TISR_TXOCTETCOUNT_G_INDEX 14
  715. #define MMC_TISR_TXOCTETCOUNT_G_WIDTH 1
  716. #define MMC_TISR_TXFRAMECOUNT_G_INDEX 15
  717. #define MMC_TISR_TXFRAMECOUNT_G_WIDTH 1
  718. #define MMC_TISR_TXPAUSEFRAMES_INDEX 16
  719. #define MMC_TISR_TXPAUSEFRAMES_WIDTH 1
  720. #define MMC_TISR_TXVLANFRAMES_G_INDEX 17
  721. #define MMC_TISR_TXVLANFRAMES_G_WIDTH 1
  722. /* MTL register offsets */
  723. #define MTL_OMR 0x1000
  724. #define MTL_FDCR 0x1008
  725. #define MTL_FDSR 0x100c
  726. #define MTL_FDDR 0x1010
  727. #define MTL_ISR 0x1020
  728. #define MTL_RQDCM0R 0x1030
  729. #define MTL_TCPM0R 0x1040
  730. #define MTL_TCPM1R 0x1044
  731. #define MTL_RQDCM_INC 4
  732. #define MTL_RQDCM_Q_PER_REG 4
  733. #define MTL_TCPM_INC 4
  734. #define MTL_TCPM_TC_PER_REG 4
  735. /* MTL register entry bit positions and sizes */
  736. #define MTL_OMR_ETSALG_INDEX 5
  737. #define MTL_OMR_ETSALG_WIDTH 2
  738. #define MTL_OMR_RAA_INDEX 2
  739. #define MTL_OMR_RAA_WIDTH 1
  740. /* MTL queue register offsets
  741. * Multiple queues can be active. The first queue has registers
  742. * that begin at 0x1100. Each subsequent queue has registers that
  743. * are accessed using an offset of 0x80 from the previous queue.
  744. */
  745. #define MTL_Q_BASE 0x1100
  746. #define MTL_Q_INC 0x80
  747. #define MTL_Q_TQOMR 0x00
  748. #define MTL_Q_TQUR 0x04
  749. #define MTL_Q_TQDR 0x08
  750. #define MTL_Q_RQOMR 0x40
  751. #define MTL_Q_RQMPOCR 0x44
  752. #define MTL_Q_RQDR 0x48
  753. #define MTL_Q_RQFCR 0x50
  754. #define MTL_Q_IER 0x70
  755. #define MTL_Q_ISR 0x74
  756. /* MTL queue register entry bit positions and sizes */
  757. #define MTL_Q_RQDR_PRXQ_INDEX 16
  758. #define MTL_Q_RQDR_PRXQ_WIDTH 14
  759. #define MTL_Q_RQDR_RXQSTS_INDEX 4
  760. #define MTL_Q_RQDR_RXQSTS_WIDTH 2
  761. #define MTL_Q_RQFCR_RFA_INDEX 1
  762. #define MTL_Q_RQFCR_RFA_WIDTH 6
  763. #define MTL_Q_RQFCR_RFD_INDEX 17
  764. #define MTL_Q_RQFCR_RFD_WIDTH 6
  765. #define MTL_Q_RQOMR_EHFC_INDEX 7
  766. #define MTL_Q_RQOMR_EHFC_WIDTH 1
  767. #define MTL_Q_RQOMR_RQS_INDEX 16
  768. #define MTL_Q_RQOMR_RQS_WIDTH 9
  769. #define MTL_Q_RQOMR_RSF_INDEX 5
  770. #define MTL_Q_RQOMR_RSF_WIDTH 1
  771. #define MTL_Q_RQOMR_RTC_INDEX 0
  772. #define MTL_Q_RQOMR_RTC_WIDTH 2
  773. #define MTL_Q_TQOMR_FTQ_INDEX 0
  774. #define MTL_Q_TQOMR_FTQ_WIDTH 1
  775. #define MTL_Q_TQOMR_Q2TCMAP_INDEX 8
  776. #define MTL_Q_TQOMR_Q2TCMAP_WIDTH 3
  777. #define MTL_Q_TQOMR_TQS_INDEX 16
  778. #define MTL_Q_TQOMR_TQS_WIDTH 10
  779. #define MTL_Q_TQOMR_TSF_INDEX 1
  780. #define MTL_Q_TQOMR_TSF_WIDTH 1
  781. #define MTL_Q_TQOMR_TTC_INDEX 4
  782. #define MTL_Q_TQOMR_TTC_WIDTH 3
  783. #define MTL_Q_TQOMR_TXQEN_INDEX 2
  784. #define MTL_Q_TQOMR_TXQEN_WIDTH 2
  785. /* MTL queue register value */
  786. #define MTL_RSF_DISABLE 0x00
  787. #define MTL_RSF_ENABLE 0x01
  788. #define MTL_TSF_DISABLE 0x00
  789. #define MTL_TSF_ENABLE 0x01
  790. #define MTL_RX_THRESHOLD_64 0x00
  791. #define MTL_RX_THRESHOLD_96 0x02
  792. #define MTL_RX_THRESHOLD_128 0x03
  793. #define MTL_TX_THRESHOLD_32 0x01
  794. #define MTL_TX_THRESHOLD_64 0x00
  795. #define MTL_TX_THRESHOLD_96 0x02
  796. #define MTL_TX_THRESHOLD_128 0x03
  797. #define MTL_TX_THRESHOLD_192 0x04
  798. #define MTL_TX_THRESHOLD_256 0x05
  799. #define MTL_TX_THRESHOLD_384 0x06
  800. #define MTL_TX_THRESHOLD_512 0x07
  801. #define MTL_ETSALG_WRR 0x00
  802. #define MTL_ETSALG_WFQ 0x01
  803. #define MTL_ETSALG_DWRR 0x02
  804. #define MTL_RAA_SP 0x00
  805. #define MTL_RAA_WSP 0x01
  806. #define MTL_Q_DISABLED 0x00
  807. #define MTL_Q_ENABLED 0x02
  808. /* MTL traffic class register offsets
  809. * Multiple traffic classes can be active. The first class has registers
  810. * that begin at 0x1100. Each subsequent queue has registers that
  811. * are accessed using an offset of 0x80 from the previous queue.
  812. */
  813. #define MTL_TC_BASE MTL_Q_BASE
  814. #define MTL_TC_INC MTL_Q_INC
  815. #define MTL_TC_ETSCR 0x10
  816. #define MTL_TC_ETSSR 0x14
  817. #define MTL_TC_QWR 0x18
  818. /* MTL traffic class register entry bit positions and sizes */
  819. #define MTL_TC_ETSCR_TSA_INDEX 0
  820. #define MTL_TC_ETSCR_TSA_WIDTH 2
  821. #define MTL_TC_QWR_QW_INDEX 0
  822. #define MTL_TC_QWR_QW_WIDTH 21
  823. /* MTL traffic class register value */
  824. #define MTL_TSA_SP 0x00
  825. #define MTL_TSA_ETS 0x02
  826. /* PCS MMD select register offset
  827. * The MMD select register is used for accessing PCS registers
  828. * when the underlying APB3 interface is using indirect addressing.
  829. * Indirect addressing requires accessing registers in two phases,
  830. * an address phase and a data phase. The address phases requires
  831. * writing an address selection value to the MMD select regiesters.
  832. */
  833. #define PCS_MMD_SELECT 0xff
  834. /* SerDes integration register offsets */
  835. #define SIR0_KR_RT_1 0x002c
  836. #define SIR0_STATUS 0x0040
  837. #define SIR1_SPEED 0x0000
  838. /* SerDes integration register entry bit positions and sizes */
  839. #define SIR0_KR_RT_1_RESET_INDEX 11
  840. #define SIR0_KR_RT_1_RESET_WIDTH 1
  841. #define SIR0_STATUS_RX_READY_INDEX 0
  842. #define SIR0_STATUS_RX_READY_WIDTH 1
  843. #define SIR0_STATUS_TX_READY_INDEX 8
  844. #define SIR0_STATUS_TX_READY_WIDTH 1
  845. #define SIR1_SPEED_CDR_RATE_INDEX 12
  846. #define SIR1_SPEED_CDR_RATE_WIDTH 4
  847. #define SIR1_SPEED_DATARATE_INDEX 4
  848. #define SIR1_SPEED_DATARATE_WIDTH 2
  849. #define SIR1_SPEED_PLLSEL_INDEX 3
  850. #define SIR1_SPEED_PLLSEL_WIDTH 1
  851. #define SIR1_SPEED_RATECHANGE_INDEX 6
  852. #define SIR1_SPEED_RATECHANGE_WIDTH 1
  853. #define SIR1_SPEED_TXAMP_INDEX 8
  854. #define SIR1_SPEED_TXAMP_WIDTH 4
  855. #define SIR1_SPEED_WORDMODE_INDEX 0
  856. #define SIR1_SPEED_WORDMODE_WIDTH 3
  857. /* SerDes RxTx register offsets */
  858. #define RXTX_REG6 0x0018
  859. #define RXTX_REG20 0x0050
  860. #define RXTX_REG22 0x0058
  861. #define RXTX_REG114 0x01c8
  862. #define RXTX_REG129 0x0204
  863. /* SerDes RxTx register entry bit positions and sizes */
  864. #define RXTX_REG6_RESETB_RXD_INDEX 8
  865. #define RXTX_REG6_RESETB_RXD_WIDTH 1
  866. #define RXTX_REG20_BLWC_ENA_INDEX 2
  867. #define RXTX_REG20_BLWC_ENA_WIDTH 1
  868. #define RXTX_REG114_PQ_REG_INDEX 9
  869. #define RXTX_REG114_PQ_REG_WIDTH 7
  870. #define RXTX_REG129_RXDFE_CONFIG_INDEX 14
  871. #define RXTX_REG129_RXDFE_CONFIG_WIDTH 2
  872. /* Descriptor/Packet entry bit positions and sizes */
  873. #define RX_PACKET_ERRORS_CRC_INDEX 2
  874. #define RX_PACKET_ERRORS_CRC_WIDTH 1
  875. #define RX_PACKET_ERRORS_FRAME_INDEX 3
  876. #define RX_PACKET_ERRORS_FRAME_WIDTH 1
  877. #define RX_PACKET_ERRORS_LENGTH_INDEX 0
  878. #define RX_PACKET_ERRORS_LENGTH_WIDTH 1
  879. #define RX_PACKET_ERRORS_OVERRUN_INDEX 1
  880. #define RX_PACKET_ERRORS_OVERRUN_WIDTH 1
  881. #define RX_PACKET_ATTRIBUTES_CSUM_DONE_INDEX 0
  882. #define RX_PACKET_ATTRIBUTES_CSUM_DONE_WIDTH 1
  883. #define RX_PACKET_ATTRIBUTES_VLAN_CTAG_INDEX 1
  884. #define RX_PACKET_ATTRIBUTES_VLAN_CTAG_WIDTH 1
  885. #define RX_PACKET_ATTRIBUTES_LAST_INDEX 2
  886. #define RX_PACKET_ATTRIBUTES_LAST_WIDTH 1
  887. #define RX_PACKET_ATTRIBUTES_CONTEXT_NEXT_INDEX 3
  888. #define RX_PACKET_ATTRIBUTES_CONTEXT_NEXT_WIDTH 1
  889. #define RX_PACKET_ATTRIBUTES_CONTEXT_INDEX 4
  890. #define RX_PACKET_ATTRIBUTES_CONTEXT_WIDTH 1
  891. #define RX_PACKET_ATTRIBUTES_RX_TSTAMP_INDEX 5
  892. #define RX_PACKET_ATTRIBUTES_RX_TSTAMP_WIDTH 1
  893. #define RX_PACKET_ATTRIBUTES_RSS_HASH_INDEX 6
  894. #define RX_PACKET_ATTRIBUTES_RSS_HASH_WIDTH 1
  895. #define RX_PACKET_ATTRIBUTES_FIRST_INDEX 7
  896. #define RX_PACKET_ATTRIBUTES_FIRST_WIDTH 1
  897. #define RX_NORMAL_DESC0_OVT_INDEX 0
  898. #define RX_NORMAL_DESC0_OVT_WIDTH 16
  899. #define RX_NORMAL_DESC2_HL_INDEX 0
  900. #define RX_NORMAL_DESC2_HL_WIDTH 10
  901. #define RX_NORMAL_DESC3_CDA_INDEX 27
  902. #define RX_NORMAL_DESC3_CDA_WIDTH 1
  903. #define RX_NORMAL_DESC3_CTXT_INDEX 30
  904. #define RX_NORMAL_DESC3_CTXT_WIDTH 1
  905. #define RX_NORMAL_DESC3_ES_INDEX 15
  906. #define RX_NORMAL_DESC3_ES_WIDTH 1
  907. #define RX_NORMAL_DESC3_ETLT_INDEX 16
  908. #define RX_NORMAL_DESC3_ETLT_WIDTH 4
  909. #define RX_NORMAL_DESC3_FD_INDEX 29
  910. #define RX_NORMAL_DESC3_FD_WIDTH 1
  911. #define RX_NORMAL_DESC3_INTE_INDEX 30
  912. #define RX_NORMAL_DESC3_INTE_WIDTH 1
  913. #define RX_NORMAL_DESC3_L34T_INDEX 20
  914. #define RX_NORMAL_DESC3_L34T_WIDTH 4
  915. #define RX_NORMAL_DESC3_LD_INDEX 28
  916. #define RX_NORMAL_DESC3_LD_WIDTH 1
  917. #define RX_NORMAL_DESC3_OWN_INDEX 31
  918. #define RX_NORMAL_DESC3_OWN_WIDTH 1
  919. #define RX_NORMAL_DESC3_PL_INDEX 0
  920. #define RX_NORMAL_DESC3_PL_WIDTH 14
  921. #define RX_NORMAL_DESC3_RSV_INDEX 26
  922. #define RX_NORMAL_DESC3_RSV_WIDTH 1
  923. #define RX_DESC3_L34T_IPV4_TCP 1
  924. #define RX_DESC3_L34T_IPV4_UDP 2
  925. #define RX_DESC3_L34T_IPV4_ICMP 3
  926. #define RX_DESC3_L34T_IPV6_TCP 9
  927. #define RX_DESC3_L34T_IPV6_UDP 10
  928. #define RX_DESC3_L34T_IPV6_ICMP 11
  929. #define RX_CONTEXT_DESC3_TSA_INDEX 4
  930. #define RX_CONTEXT_DESC3_TSA_WIDTH 1
  931. #define RX_CONTEXT_DESC3_TSD_INDEX 6
  932. #define RX_CONTEXT_DESC3_TSD_WIDTH 1
  933. #define TX_PACKET_ATTRIBUTES_CSUM_ENABLE_INDEX 0
  934. #define TX_PACKET_ATTRIBUTES_CSUM_ENABLE_WIDTH 1
  935. #define TX_PACKET_ATTRIBUTES_TSO_ENABLE_INDEX 1
  936. #define TX_PACKET_ATTRIBUTES_TSO_ENABLE_WIDTH 1
  937. #define TX_PACKET_ATTRIBUTES_VLAN_CTAG_INDEX 2
  938. #define TX_PACKET_ATTRIBUTES_VLAN_CTAG_WIDTH 1
  939. #define TX_PACKET_ATTRIBUTES_PTP_INDEX 3
  940. #define TX_PACKET_ATTRIBUTES_PTP_WIDTH 1
  941. #define TX_CONTEXT_DESC2_MSS_INDEX 0
  942. #define TX_CONTEXT_DESC2_MSS_WIDTH 15
  943. #define TX_CONTEXT_DESC3_CTXT_INDEX 30
  944. #define TX_CONTEXT_DESC3_CTXT_WIDTH 1
  945. #define TX_CONTEXT_DESC3_TCMSSV_INDEX 26
  946. #define TX_CONTEXT_DESC3_TCMSSV_WIDTH 1
  947. #define TX_CONTEXT_DESC3_VLTV_INDEX 16
  948. #define TX_CONTEXT_DESC3_VLTV_WIDTH 1
  949. #define TX_CONTEXT_DESC3_VT_INDEX 0
  950. #define TX_CONTEXT_DESC3_VT_WIDTH 16
  951. #define TX_NORMAL_DESC2_HL_B1L_INDEX 0
  952. #define TX_NORMAL_DESC2_HL_B1L_WIDTH 14
  953. #define TX_NORMAL_DESC2_IC_INDEX 31
  954. #define TX_NORMAL_DESC2_IC_WIDTH 1
  955. #define TX_NORMAL_DESC2_TTSE_INDEX 30
  956. #define TX_NORMAL_DESC2_TTSE_WIDTH 1
  957. #define TX_NORMAL_DESC2_VTIR_INDEX 14
  958. #define TX_NORMAL_DESC2_VTIR_WIDTH 2
  959. #define TX_NORMAL_DESC3_CIC_INDEX 16
  960. #define TX_NORMAL_DESC3_CIC_WIDTH 2
  961. #define TX_NORMAL_DESC3_CPC_INDEX 26
  962. #define TX_NORMAL_DESC3_CPC_WIDTH 2
  963. #define TX_NORMAL_DESC3_CTXT_INDEX 30
  964. #define TX_NORMAL_DESC3_CTXT_WIDTH 1
  965. #define TX_NORMAL_DESC3_FD_INDEX 29
  966. #define TX_NORMAL_DESC3_FD_WIDTH 1
  967. #define TX_NORMAL_DESC3_FL_INDEX 0
  968. #define TX_NORMAL_DESC3_FL_WIDTH 15
  969. #define TX_NORMAL_DESC3_LD_INDEX 28
  970. #define TX_NORMAL_DESC3_LD_WIDTH 1
  971. #define TX_NORMAL_DESC3_OWN_INDEX 31
  972. #define TX_NORMAL_DESC3_OWN_WIDTH 1
  973. #define TX_NORMAL_DESC3_TCPHDRLEN_INDEX 19
  974. #define TX_NORMAL_DESC3_TCPHDRLEN_WIDTH 4
  975. #define TX_NORMAL_DESC3_TCPPL_INDEX 0
  976. #define TX_NORMAL_DESC3_TCPPL_WIDTH 18
  977. #define TX_NORMAL_DESC3_TSE_INDEX 18
  978. #define TX_NORMAL_DESC3_TSE_WIDTH 1
  979. #define TX_NORMAL_DESC2_VLAN_INSERT 0x2
  980. /* MDIO undefined or vendor specific registers */
  981. #ifndef MDIO_PMA_10GBR_PMD_CTRL
  982. #define MDIO_PMA_10GBR_PMD_CTRL 0x0096
  983. #endif
  984. #ifndef MDIO_PMA_10GBR_FECCTRL
  985. #define MDIO_PMA_10GBR_FECCTRL 0x00ab
  986. #endif
  987. #ifndef MDIO_AN_XNP
  988. #define MDIO_AN_XNP 0x0016
  989. #endif
  990. #ifndef MDIO_AN_LPX
  991. #define MDIO_AN_LPX 0x0019
  992. #endif
  993. #ifndef MDIO_AN_COMP_STAT
  994. #define MDIO_AN_COMP_STAT 0x0030
  995. #endif
  996. #ifndef MDIO_AN_INTMASK
  997. #define MDIO_AN_INTMASK 0x8001
  998. #endif
  999. #ifndef MDIO_AN_INT
  1000. #define MDIO_AN_INT 0x8002
  1001. #endif
  1002. #ifndef MDIO_CTRL1_SPEED1G
  1003. #define MDIO_CTRL1_SPEED1G (MDIO_CTRL1_SPEED10G & ~BMCR_SPEED100)
  1004. #endif
  1005. /* MDIO mask values */
  1006. #define XGBE_XNP_MCF_NULL_MESSAGE 0x001
  1007. #define XGBE_XNP_ACK_PROCESSED BIT(12)
  1008. #define XGBE_XNP_MP_FORMATTED BIT(13)
  1009. #define XGBE_XNP_NP_EXCHANGE BIT(15)
  1010. #define XGBE_KR_TRAINING_START BIT(0)
  1011. #define XGBE_KR_TRAINING_ENABLE BIT(1)
  1012. /* Bit setting and getting macros
  1013. * The get macro will extract the current bit field value from within
  1014. * the variable
  1015. *
  1016. * The set macro will clear the current bit field value within the
  1017. * variable and then set the bit field of the variable to the
  1018. * specified value
  1019. */
  1020. #define GET_BITS(_var, _index, _width) \
  1021. (((_var) >> (_index)) & ((0x1 << (_width)) - 1))
  1022. #define SET_BITS(_var, _index, _width, _val) \
  1023. do { \
  1024. (_var) &= ~(((0x1 << (_width)) - 1) << (_index)); \
  1025. (_var) |= (((_val) & ((0x1 << (_width)) - 1)) << (_index)); \
  1026. } while (0)
  1027. #define GET_BITS_LE(_var, _index, _width) \
  1028. ((le32_to_cpu((_var)) >> (_index)) & ((0x1 << (_width)) - 1))
  1029. #define SET_BITS_LE(_var, _index, _width, _val) \
  1030. do { \
  1031. (_var) &= cpu_to_le32(~(((0x1 << (_width)) - 1) << (_index))); \
  1032. (_var) |= cpu_to_le32((((_val) & \
  1033. ((0x1 << (_width)) - 1)) << (_index))); \
  1034. } while (0)
  1035. /* Bit setting and getting macros based on register fields
  1036. * The get macro uses the bit field definitions formed using the input
  1037. * names to extract the current bit field value from within the
  1038. * variable
  1039. *
  1040. * The set macro uses the bit field definitions formed using the input
  1041. * names to set the bit field of the variable to the specified value
  1042. */
  1043. #define XGMAC_GET_BITS(_var, _prefix, _field) \
  1044. GET_BITS((_var), \
  1045. _prefix##_##_field##_INDEX, \
  1046. _prefix##_##_field##_WIDTH)
  1047. #define XGMAC_SET_BITS(_var, _prefix, _field, _val) \
  1048. SET_BITS((_var), \
  1049. _prefix##_##_field##_INDEX, \
  1050. _prefix##_##_field##_WIDTH, (_val))
  1051. #define XGMAC_GET_BITS_LE(_var, _prefix, _field) \
  1052. GET_BITS_LE((_var), \
  1053. _prefix##_##_field##_INDEX, \
  1054. _prefix##_##_field##_WIDTH)
  1055. #define XGMAC_SET_BITS_LE(_var, _prefix, _field, _val) \
  1056. SET_BITS_LE((_var), \
  1057. _prefix##_##_field##_INDEX, \
  1058. _prefix##_##_field##_WIDTH, (_val))
  1059. /* Macros for reading or writing registers
  1060. * The ioread macros will get bit fields or full values using the
  1061. * register definitions formed using the input names
  1062. *
  1063. * The iowrite macros will set bit fields or full values using the
  1064. * register definitions formed using the input names
  1065. */
  1066. #define XGMAC_IOREAD(_pdata, _reg) \
  1067. ioread32((_pdata)->xgmac_regs + _reg)
  1068. #define XGMAC_IOREAD_BITS(_pdata, _reg, _field) \
  1069. GET_BITS(XGMAC_IOREAD((_pdata), _reg), \
  1070. _reg##_##_field##_INDEX, \
  1071. _reg##_##_field##_WIDTH)
  1072. #define XGMAC_IOWRITE(_pdata, _reg, _val) \
  1073. iowrite32((_val), (_pdata)->xgmac_regs + _reg)
  1074. #define XGMAC_IOWRITE_BITS(_pdata, _reg, _field, _val) \
  1075. do { \
  1076. u32 reg_val = XGMAC_IOREAD((_pdata), _reg); \
  1077. SET_BITS(reg_val, \
  1078. _reg##_##_field##_INDEX, \
  1079. _reg##_##_field##_WIDTH, (_val)); \
  1080. XGMAC_IOWRITE((_pdata), _reg, reg_val); \
  1081. } while (0)
  1082. /* Macros for reading or writing MTL queue or traffic class registers
  1083. * Similar to the standard read and write macros except that the
  1084. * base register value is calculated by the queue or traffic class number
  1085. */
  1086. #define XGMAC_MTL_IOREAD(_pdata, _n, _reg) \
  1087. ioread32((_pdata)->xgmac_regs + \
  1088. MTL_Q_BASE + ((_n) * MTL_Q_INC) + _reg)
  1089. #define XGMAC_MTL_IOREAD_BITS(_pdata, _n, _reg, _field) \
  1090. GET_BITS(XGMAC_MTL_IOREAD((_pdata), (_n), _reg), \
  1091. _reg##_##_field##_INDEX, \
  1092. _reg##_##_field##_WIDTH)
  1093. #define XGMAC_MTL_IOWRITE(_pdata, _n, _reg, _val) \
  1094. iowrite32((_val), (_pdata)->xgmac_regs + \
  1095. MTL_Q_BASE + ((_n) * MTL_Q_INC) + _reg)
  1096. #define XGMAC_MTL_IOWRITE_BITS(_pdata, _n, _reg, _field, _val) \
  1097. do { \
  1098. u32 reg_val = XGMAC_MTL_IOREAD((_pdata), (_n), _reg); \
  1099. SET_BITS(reg_val, \
  1100. _reg##_##_field##_INDEX, \
  1101. _reg##_##_field##_WIDTH, (_val)); \
  1102. XGMAC_MTL_IOWRITE((_pdata), (_n), _reg, reg_val); \
  1103. } while (0)
  1104. /* Macros for reading or writing DMA channel registers
  1105. * Similar to the standard read and write macros except that the
  1106. * base register value is obtained from the ring
  1107. */
  1108. #define XGMAC_DMA_IOREAD(_channel, _reg) \
  1109. ioread32((_channel)->dma_regs + _reg)
  1110. #define XGMAC_DMA_IOREAD_BITS(_channel, _reg, _field) \
  1111. GET_BITS(XGMAC_DMA_IOREAD((_channel), _reg), \
  1112. _reg##_##_field##_INDEX, \
  1113. _reg##_##_field##_WIDTH)
  1114. #define XGMAC_DMA_IOWRITE(_channel, _reg, _val) \
  1115. iowrite32((_val), (_channel)->dma_regs + _reg)
  1116. #define XGMAC_DMA_IOWRITE_BITS(_channel, _reg, _field, _val) \
  1117. do { \
  1118. u32 reg_val = XGMAC_DMA_IOREAD((_channel), _reg); \
  1119. SET_BITS(reg_val, \
  1120. _reg##_##_field##_INDEX, \
  1121. _reg##_##_field##_WIDTH, (_val)); \
  1122. XGMAC_DMA_IOWRITE((_channel), _reg, reg_val); \
  1123. } while (0)
  1124. /* Macros for building, reading or writing register values or bits
  1125. * within the register values of XPCS registers.
  1126. */
  1127. #define XPCS_IOWRITE(_pdata, _off, _val) \
  1128. iowrite32(_val, (_pdata)->xpcs_regs + (_off))
  1129. #define XPCS_IOREAD(_pdata, _off) \
  1130. ioread32((_pdata)->xpcs_regs + (_off))
  1131. /* Macros for building, reading or writing register values or bits
  1132. * within the register values of SerDes integration registers.
  1133. */
  1134. #define XSIR_GET_BITS(_var, _prefix, _field) \
  1135. GET_BITS((_var), \
  1136. _prefix##_##_field##_INDEX, \
  1137. _prefix##_##_field##_WIDTH)
  1138. #define XSIR_SET_BITS(_var, _prefix, _field, _val) \
  1139. SET_BITS((_var), \
  1140. _prefix##_##_field##_INDEX, \
  1141. _prefix##_##_field##_WIDTH, (_val))
  1142. #define XSIR0_IOREAD(_pdata, _reg) \
  1143. ioread16((_pdata)->sir0_regs + _reg)
  1144. #define XSIR0_IOREAD_BITS(_pdata, _reg, _field) \
  1145. GET_BITS(XSIR0_IOREAD((_pdata), _reg), \
  1146. _reg##_##_field##_INDEX, \
  1147. _reg##_##_field##_WIDTH)
  1148. #define XSIR0_IOWRITE(_pdata, _reg, _val) \
  1149. iowrite16((_val), (_pdata)->sir0_regs + _reg)
  1150. #define XSIR0_IOWRITE_BITS(_pdata, _reg, _field, _val) \
  1151. do { \
  1152. u16 reg_val = XSIR0_IOREAD((_pdata), _reg); \
  1153. SET_BITS(reg_val, \
  1154. _reg##_##_field##_INDEX, \
  1155. _reg##_##_field##_WIDTH, (_val)); \
  1156. XSIR0_IOWRITE((_pdata), _reg, reg_val); \
  1157. } while (0)
  1158. #define XSIR1_IOREAD(_pdata, _reg) \
  1159. ioread16((_pdata)->sir1_regs + _reg)
  1160. #define XSIR1_IOREAD_BITS(_pdata, _reg, _field) \
  1161. GET_BITS(XSIR1_IOREAD((_pdata), _reg), \
  1162. _reg##_##_field##_INDEX, \
  1163. _reg##_##_field##_WIDTH)
  1164. #define XSIR1_IOWRITE(_pdata, _reg, _val) \
  1165. iowrite16((_val), (_pdata)->sir1_regs + _reg)
  1166. #define XSIR1_IOWRITE_BITS(_pdata, _reg, _field, _val) \
  1167. do { \
  1168. u16 reg_val = XSIR1_IOREAD((_pdata), _reg); \
  1169. SET_BITS(reg_val, \
  1170. _reg##_##_field##_INDEX, \
  1171. _reg##_##_field##_WIDTH, (_val)); \
  1172. XSIR1_IOWRITE((_pdata), _reg, reg_val); \
  1173. } while (0)
  1174. /* Macros for building, reading or writing register values or bits
  1175. * within the register values of SerDes RxTx registers.
  1176. */
  1177. #define XRXTX_IOREAD(_pdata, _reg) \
  1178. ioread16((_pdata)->rxtx_regs + _reg)
  1179. #define XRXTX_IOREAD_BITS(_pdata, _reg, _field) \
  1180. GET_BITS(XRXTX_IOREAD((_pdata), _reg), \
  1181. _reg##_##_field##_INDEX, \
  1182. _reg##_##_field##_WIDTH)
  1183. #define XRXTX_IOWRITE(_pdata, _reg, _val) \
  1184. iowrite16((_val), (_pdata)->rxtx_regs + _reg)
  1185. #define XRXTX_IOWRITE_BITS(_pdata, _reg, _field, _val) \
  1186. do { \
  1187. u16 reg_val = XRXTX_IOREAD((_pdata), _reg); \
  1188. SET_BITS(reg_val, \
  1189. _reg##_##_field##_INDEX, \
  1190. _reg##_##_field##_WIDTH, (_val)); \
  1191. XRXTX_IOWRITE((_pdata), _reg, reg_val); \
  1192. } while (0)
  1193. /* Macros for building, reading or writing register values or bits
  1194. * using MDIO. Different from above because of the use of standardized
  1195. * Linux include values. No shifting is performed with the bit
  1196. * operations, everything works on mask values.
  1197. */
  1198. #define XMDIO_READ(_pdata, _mmd, _reg) \
  1199. ((_pdata)->hw_if.read_mmd_regs((_pdata), 0, \
  1200. MII_ADDR_C45 | (_mmd << 16) | ((_reg) & 0xffff)))
  1201. #define XMDIO_READ_BITS(_pdata, _mmd, _reg, _mask) \
  1202. (XMDIO_READ((_pdata), _mmd, _reg) & _mask)
  1203. #define XMDIO_WRITE(_pdata, _mmd, _reg, _val) \
  1204. ((_pdata)->hw_if.write_mmd_regs((_pdata), 0, \
  1205. MII_ADDR_C45 | (_mmd << 16) | ((_reg) & 0xffff), (_val)))
  1206. #define XMDIO_WRITE_BITS(_pdata, _mmd, _reg, _mask, _val) \
  1207. do { \
  1208. u32 mmd_val = XMDIO_READ((_pdata), _mmd, _reg); \
  1209. mmd_val &= ~_mask; \
  1210. mmd_val |= (_val); \
  1211. XMDIO_WRITE((_pdata), _mmd, _reg, mmd_val); \
  1212. } while (0)
  1213. #endif