1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245 |
- /*
- * Handle unaligned accesses by emulation.
- *
- * This file is subject to the terms and conditions of the GNU General Public
- * License. See the file "COPYING" in the main directory of this archive
- * for more details.
- *
- * Copyright (C) 1996, 1998, 1999, 2002 by Ralf Baechle
- * Copyright (C) 1999 Silicon Graphics, Inc.
- * Copyright (C) 2014 Imagination Technologies Ltd.
- *
- * This file contains exception handler for address error exception with the
- * special capability to execute faulting instructions in software. The
- * handler does not try to handle the case when the program counter points
- * to an address not aligned to a word boundary.
- *
- * Putting data to unaligned addresses is a bad practice even on Intel where
- * only the performance is affected. Much worse is that such code is non-
- * portable. Due to several programs that die on MIPS due to alignment
- * problems I decided to implement this handler anyway though I originally
- * didn't intend to do this at all for user code.
- *
- * For now I enable fixing of address errors by default to make life easier.
- * I however intend to disable this somewhen in the future when the alignment
- * problems with user programs have been fixed. For programmers this is the
- * right way to go.
- *
- * Fixing address errors is a per process option. The option is inherited
- * across fork(2) and execve(2) calls. If you really want to use the
- * option in your user programs - I discourage the use of the software
- * emulation strongly - use the following code in your userland stuff:
- *
- * #include <sys/sysmips.h>
- *
- * ...
- * sysmips(MIPS_FIXADE, x);
- * ...
- *
- * The argument x is 0 for disabling software emulation, enabled otherwise.
- *
- * Below a little program to play around with this feature.
- *
- * #include <stdio.h>
- * #include <sys/sysmips.h>
- *
- * struct foo {
- * unsigned char bar[8];
- * };
- *
- * main(int argc, char *argv[])
- * {
- * struct foo x = {0, 1, 2, 3, 4, 5, 6, 7};
- * unsigned int *p = (unsigned int *) (x.bar + 3);
- * int i;
- *
- * if (argc > 1)
- * sysmips(MIPS_FIXADE, atoi(argv[1]));
- *
- * printf("*p = %08lx\n", *p);
- *
- * *p = 0xdeadface;
- *
- * for(i = 0; i <= 7; i++)
- * printf("%02x ", x.bar[i]);
- * printf("\n");
- * }
- *
- * Coprocessor loads are not supported; I think this case is unimportant
- * in the practice.
- *
- * TODO: Handle ndc (attempted store to doubleword in uncached memory)
- * exception for the R6000.
- * A store crossing a page boundary might be executed only partially.
- * Undo the partial store in this case.
- */
- #include <linux/context_tracking.h>
- #include <linux/mm.h>
- #include <linux/signal.h>
- #include <linux/smp.h>
- #include <linux/sched.h>
- #include <linux/debugfs.h>
- #include <linux/perf_event.h>
- #include <asm/asm.h>
- #include <asm/branch.h>
- #include <asm/byteorder.h>
- #include <asm/cop2.h>
- #include <asm/fpu.h>
- #include <asm/fpu_emulator.h>
- #include <asm/inst.h>
- #include <asm/uaccess.h>
- #define STR(x) __STR(x)
- #define __STR(x) #x
- enum {
- UNALIGNED_ACTION_QUIET,
- UNALIGNED_ACTION_SIGNAL,
- UNALIGNED_ACTION_SHOW,
- };
- #ifdef CONFIG_DEBUG_FS
- static u32 unaligned_instructions;
- static u32 unaligned_action;
- #else
- #define unaligned_action UNALIGNED_ACTION_QUIET
- #endif
- extern void show_registers(struct pt_regs *regs);
- #ifdef __BIG_ENDIAN
- #define _LoadHW(addr, value, res, type) \
- do { \
- __asm__ __volatile__ (".set\tnoat\n" \
- "1:\t"type##_lb("%0", "0(%2)")"\n" \
- "2:\t"type##_lbu("$1", "1(%2)")"\n\t"\
- "sll\t%0, 0x8\n\t" \
- "or\t%0, $1\n\t" \
- "li\t%1, 0\n" \
- "3:\t.set\tat\n\t" \
- ".insn\n\t" \
- ".section\t.fixup,\"ax\"\n\t" \
- "4:\tli\t%1, %3\n\t" \
- "j\t3b\n\t" \
- ".previous\n\t" \
- ".section\t__ex_table,\"a\"\n\t" \
- STR(PTR)"\t1b, 4b\n\t" \
- STR(PTR)"\t2b, 4b\n\t" \
- ".previous" \
- : "=&r" (value), "=r" (res) \
- : "r" (addr), "i" (-EFAULT)); \
- } while(0)
- #ifndef CONFIG_CPU_MIPSR6
- #define _LoadW(addr, value, res, type) \
- do { \
- __asm__ __volatile__ ( \
- "1:\t"type##_lwl("%0", "(%2)")"\n" \
- "2:\t"type##_lwr("%0", "3(%2)")"\n\t"\
- "li\t%1, 0\n" \
- "3:\n\t" \
- ".insn\n\t" \
- ".section\t.fixup,\"ax\"\n\t" \
- "4:\tli\t%1, %3\n\t" \
- "j\t3b\n\t" \
- ".previous\n\t" \
- ".section\t__ex_table,\"a\"\n\t" \
- STR(PTR)"\t1b, 4b\n\t" \
- STR(PTR)"\t2b, 4b\n\t" \
- ".previous" \
- : "=&r" (value), "=r" (res) \
- : "r" (addr), "i" (-EFAULT)); \
- } while(0)
- #else
- /* MIPSR6 has no lwl instruction */
- #define _LoadW(addr, value, res, type) \
- do { \
- __asm__ __volatile__ ( \
- ".set\tpush\n" \
- ".set\tnoat\n\t" \
- "1:"type##_lb("%0", "0(%2)")"\n\t" \
- "2:"type##_lbu("$1", "1(%2)")"\n\t" \
- "sll\t%0, 0x8\n\t" \
- "or\t%0, $1\n\t" \
- "3:"type##_lbu("$1", "2(%2)")"\n\t" \
- "sll\t%0, 0x8\n\t" \
- "or\t%0, $1\n\t" \
- "4:"type##_lbu("$1", "3(%2)")"\n\t" \
- "sll\t%0, 0x8\n\t" \
- "or\t%0, $1\n\t" \
- "li\t%1, 0\n" \
- ".set\tpop\n" \
- "10:\n\t" \
- ".insn\n\t" \
- ".section\t.fixup,\"ax\"\n\t" \
- "11:\tli\t%1, %3\n\t" \
- "j\t10b\n\t" \
- ".previous\n\t" \
- ".section\t__ex_table,\"a\"\n\t" \
- STR(PTR)"\t1b, 11b\n\t" \
- STR(PTR)"\t2b, 11b\n\t" \
- STR(PTR)"\t3b, 11b\n\t" \
- STR(PTR)"\t4b, 11b\n\t" \
- ".previous" \
- : "=&r" (value), "=r" (res) \
- : "r" (addr), "i" (-EFAULT)); \
- } while(0)
- #endif /* CONFIG_CPU_MIPSR6 */
- #define _LoadHWU(addr, value, res, type) \
- do { \
- __asm__ __volatile__ ( \
- ".set\tnoat\n" \
- "1:\t"type##_lbu("%0", "0(%2)")"\n" \
- "2:\t"type##_lbu("$1", "1(%2)")"\n\t"\
- "sll\t%0, 0x8\n\t" \
- "or\t%0, $1\n\t" \
- "li\t%1, 0\n" \
- "3:\n\t" \
- ".insn\n\t" \
- ".set\tat\n\t" \
- ".section\t.fixup,\"ax\"\n\t" \
- "4:\tli\t%1, %3\n\t" \
- "j\t3b\n\t" \
- ".previous\n\t" \
- ".section\t__ex_table,\"a\"\n\t" \
- STR(PTR)"\t1b, 4b\n\t" \
- STR(PTR)"\t2b, 4b\n\t" \
- ".previous" \
- : "=&r" (value), "=r" (res) \
- : "r" (addr), "i" (-EFAULT)); \
- } while(0)
- #ifndef CONFIG_CPU_MIPSR6
- #define _LoadWU(addr, value, res, type) \
- do { \
- __asm__ __volatile__ ( \
- "1:\t"type##_lwl("%0", "(%2)")"\n" \
- "2:\t"type##_lwr("%0", "3(%2)")"\n\t"\
- "dsll\t%0, %0, 32\n\t" \
- "dsrl\t%0, %0, 32\n\t" \
- "li\t%1, 0\n" \
- "3:\n\t" \
- ".insn\n\t" \
- "\t.section\t.fixup,\"ax\"\n\t" \
- "4:\tli\t%1, %3\n\t" \
- "j\t3b\n\t" \
- ".previous\n\t" \
- ".section\t__ex_table,\"a\"\n\t" \
- STR(PTR)"\t1b, 4b\n\t" \
- STR(PTR)"\t2b, 4b\n\t" \
- ".previous" \
- : "=&r" (value), "=r" (res) \
- : "r" (addr), "i" (-EFAULT)); \
- } while(0)
- #define _LoadDW(addr, value, res) \
- do { \
- __asm__ __volatile__ ( \
- "1:\tldl\t%0, (%2)\n" \
- "2:\tldr\t%0, 7(%2)\n\t" \
- "li\t%1, 0\n" \
- "3:\n\t" \
- ".insn\n\t" \
- "\t.section\t.fixup,\"ax\"\n\t" \
- "4:\tli\t%1, %3\n\t" \
- "j\t3b\n\t" \
- ".previous\n\t" \
- ".section\t__ex_table,\"a\"\n\t" \
- STR(PTR)"\t1b, 4b\n\t" \
- STR(PTR)"\t2b, 4b\n\t" \
- ".previous" \
- : "=&r" (value), "=r" (res) \
- : "r" (addr), "i" (-EFAULT)); \
- } while(0)
- #else
- /* MIPSR6 has not lwl and ldl instructions */
- #define _LoadWU(addr, value, res, type) \
- do { \
- __asm__ __volatile__ ( \
- ".set\tpush\n\t" \
- ".set\tnoat\n\t" \
- "1:"type##_lbu("%0", "0(%2)")"\n\t" \
- "2:"type##_lbu("$1", "1(%2)")"\n\t" \
- "sll\t%0, 0x8\n\t" \
- "or\t%0, $1\n\t" \
- "3:"type##_lbu("$1", "2(%2)")"\n\t" \
- "sll\t%0, 0x8\n\t" \
- "or\t%0, $1\n\t" \
- "4:"type##_lbu("$1", "3(%2)")"\n\t" \
- "sll\t%0, 0x8\n\t" \
- "or\t%0, $1\n\t" \
- "li\t%1, 0\n" \
- ".set\tpop\n" \
- "10:\n\t" \
- ".insn\n\t" \
- ".section\t.fixup,\"ax\"\n\t" \
- "11:\tli\t%1, %3\n\t" \
- "j\t10b\n\t" \
- ".previous\n\t" \
- ".section\t__ex_table,\"a\"\n\t" \
- STR(PTR)"\t1b, 11b\n\t" \
- STR(PTR)"\t2b, 11b\n\t" \
- STR(PTR)"\t3b, 11b\n\t" \
- STR(PTR)"\t4b, 11b\n\t" \
- ".previous" \
- : "=&r" (value), "=r" (res) \
- : "r" (addr), "i" (-EFAULT)); \
- } while(0)
- #define _LoadDW(addr, value, res) \
- do { \
- __asm__ __volatile__ ( \
- ".set\tpush\n\t" \
- ".set\tnoat\n\t" \
- "1:lb\t%0, 0(%2)\n\t" \
- "2:lbu\t $1, 1(%2)\n\t" \
- "dsll\t%0, 0x8\n\t" \
- "or\t%0, $1\n\t" \
- "3:lbu\t$1, 2(%2)\n\t" \
- "dsll\t%0, 0x8\n\t" \
- "or\t%0, $1\n\t" \
- "4:lbu\t$1, 3(%2)\n\t" \
- "dsll\t%0, 0x8\n\t" \
- "or\t%0, $1\n\t" \
- "5:lbu\t$1, 4(%2)\n\t" \
- "dsll\t%0, 0x8\n\t" \
- "or\t%0, $1\n\t" \
- "6:lbu\t$1, 5(%2)\n\t" \
- "dsll\t%0, 0x8\n\t" \
- "or\t%0, $1\n\t" \
- "7:lbu\t$1, 6(%2)\n\t" \
- "dsll\t%0, 0x8\n\t" \
- "or\t%0, $1\n\t" \
- "8:lbu\t$1, 7(%2)\n\t" \
- "dsll\t%0, 0x8\n\t" \
- "or\t%0, $1\n\t" \
- "li\t%1, 0\n" \
- ".set\tpop\n\t" \
- "10:\n\t" \
- ".insn\n\t" \
- ".section\t.fixup,\"ax\"\n\t" \
- "11:\tli\t%1, %3\n\t" \
- "j\t10b\n\t" \
- ".previous\n\t" \
- ".section\t__ex_table,\"a\"\n\t" \
- STR(PTR)"\t1b, 11b\n\t" \
- STR(PTR)"\t2b, 11b\n\t" \
- STR(PTR)"\t3b, 11b\n\t" \
- STR(PTR)"\t4b, 11b\n\t" \
- STR(PTR)"\t5b, 11b\n\t" \
- STR(PTR)"\t6b, 11b\n\t" \
- STR(PTR)"\t7b, 11b\n\t" \
- STR(PTR)"\t8b, 11b\n\t" \
- ".previous" \
- : "=&r" (value), "=r" (res) \
- : "r" (addr), "i" (-EFAULT)); \
- } while(0)
- #endif /* CONFIG_CPU_MIPSR6 */
- #define _StoreHW(addr, value, res, type) \
- do { \
- __asm__ __volatile__ ( \
- ".set\tnoat\n" \
- "1:\t"type##_sb("%1", "1(%2)")"\n" \
- "srl\t$1, %1, 0x8\n" \
- "2:\t"type##_sb("$1", "0(%2)")"\n" \
- ".set\tat\n\t" \
- "li\t%0, 0\n" \
- "3:\n\t" \
- ".insn\n\t" \
- ".section\t.fixup,\"ax\"\n\t" \
- "4:\tli\t%0, %3\n\t" \
- "j\t3b\n\t" \
- ".previous\n\t" \
- ".section\t__ex_table,\"a\"\n\t" \
- STR(PTR)"\t1b, 4b\n\t" \
- STR(PTR)"\t2b, 4b\n\t" \
- ".previous" \
- : "=r" (res) \
- : "r" (value), "r" (addr), "i" (-EFAULT));\
- } while(0)
- #ifndef CONFIG_CPU_MIPSR6
- #define _StoreW(addr, value, res, type) \
- do { \
- __asm__ __volatile__ ( \
- "1:\t"type##_swl("%1", "(%2)")"\n" \
- "2:\t"type##_swr("%1", "3(%2)")"\n\t"\
- "li\t%0, 0\n" \
- "3:\n\t" \
- ".insn\n\t" \
- ".section\t.fixup,\"ax\"\n\t" \
- "4:\tli\t%0, %3\n\t" \
- "j\t3b\n\t" \
- ".previous\n\t" \
- ".section\t__ex_table,\"a\"\n\t" \
- STR(PTR)"\t1b, 4b\n\t" \
- STR(PTR)"\t2b, 4b\n\t" \
- ".previous" \
- : "=r" (res) \
- : "r" (value), "r" (addr), "i" (-EFAULT)); \
- } while(0)
- #define _StoreDW(addr, value, res) \
- do { \
- __asm__ __volatile__ ( \
- "1:\tsdl\t%1,(%2)\n" \
- "2:\tsdr\t%1, 7(%2)\n\t" \
- "li\t%0, 0\n" \
- "3:\n\t" \
- ".insn\n\t" \
- ".section\t.fixup,\"ax\"\n\t" \
- "4:\tli\t%0, %3\n\t" \
- "j\t3b\n\t" \
- ".previous\n\t" \
- ".section\t__ex_table,\"a\"\n\t" \
- STR(PTR)"\t1b, 4b\n\t" \
- STR(PTR)"\t2b, 4b\n\t" \
- ".previous" \
- : "=r" (res) \
- : "r" (value), "r" (addr), "i" (-EFAULT)); \
- } while(0)
- #else
- /* MIPSR6 has no swl and sdl instructions */
- #define _StoreW(addr, value, res, type) \
- do { \
- __asm__ __volatile__ ( \
- ".set\tpush\n\t" \
- ".set\tnoat\n\t" \
- "1:"type##_sb("%1", "3(%2)")"\n\t" \
- "srl\t$1, %1, 0x8\n\t" \
- "2:"type##_sb("$1", "2(%2)")"\n\t" \
- "srl\t$1, $1, 0x8\n\t" \
- "3:"type##_sb("$1", "1(%2)")"\n\t" \
- "srl\t$1, $1, 0x8\n\t" \
- "4:"type##_sb("$1", "0(%2)")"\n\t" \
- ".set\tpop\n\t" \
- "li\t%0, 0\n" \
- "10:\n\t" \
- ".insn\n\t" \
- ".section\t.fixup,\"ax\"\n\t" \
- "11:\tli\t%0, %3\n\t" \
- "j\t10b\n\t" \
- ".previous\n\t" \
- ".section\t__ex_table,\"a\"\n\t" \
- STR(PTR)"\t1b, 11b\n\t" \
- STR(PTR)"\t2b, 11b\n\t" \
- STR(PTR)"\t3b, 11b\n\t" \
- STR(PTR)"\t4b, 11b\n\t" \
- ".previous" \
- : "=&r" (res) \
- : "r" (value), "r" (addr), "i" (-EFAULT) \
- : "memory"); \
- } while(0)
- #define StoreDW(addr, value, res) \
- do { \
- __asm__ __volatile__ ( \
- ".set\tpush\n\t" \
- ".set\tnoat\n\t" \
- "1:sb\t%1, 7(%2)\n\t" \
- "dsrl\t$1, %1, 0x8\n\t" \
- "2:sb\t$1, 6(%2)\n\t" \
- "dsrl\t$1, $1, 0x8\n\t" \
- "3:sb\t$1, 5(%2)\n\t" \
- "dsrl\t$1, $1, 0x8\n\t" \
- "4:sb\t$1, 4(%2)\n\t" \
- "dsrl\t$1, $1, 0x8\n\t" \
- "5:sb\t$1, 3(%2)\n\t" \
- "dsrl\t$1, $1, 0x8\n\t" \
- "6:sb\t$1, 2(%2)\n\t" \
- "dsrl\t$1, $1, 0x8\n\t" \
- "7:sb\t$1, 1(%2)\n\t" \
- "dsrl\t$1, $1, 0x8\n\t" \
- "8:sb\t$1, 0(%2)\n\t" \
- "dsrl\t$1, $1, 0x8\n\t" \
- ".set\tpop\n\t" \
- "li\t%0, 0\n" \
- "10:\n\t" \
- ".insn\n\t" \
- ".section\t.fixup,\"ax\"\n\t" \
- "11:\tli\t%0, %3\n\t" \
- "j\t10b\n\t" \
- ".previous\n\t" \
- ".section\t__ex_table,\"a\"\n\t" \
- STR(PTR)"\t1b, 11b\n\t" \
- STR(PTR)"\t2b, 11b\n\t" \
- STR(PTR)"\t3b, 11b\n\t" \
- STR(PTR)"\t4b, 11b\n\t" \
- STR(PTR)"\t5b, 11b\n\t" \
- STR(PTR)"\t6b, 11b\n\t" \
- STR(PTR)"\t7b, 11b\n\t" \
- STR(PTR)"\t8b, 11b\n\t" \
- ".previous" \
- : "=&r" (res) \
- : "r" (value), "r" (addr), "i" (-EFAULT) \
- : "memory"); \
- } while(0)
- #endif /* CONFIG_CPU_MIPSR6 */
- #else /* __BIG_ENDIAN */
- #define _LoadHW(addr, value, res, type) \
- do { \
- __asm__ __volatile__ (".set\tnoat\n" \
- "1:\t"type##_lb("%0", "1(%2)")"\n" \
- "2:\t"type##_lbu("$1", "0(%2)")"\n\t"\
- "sll\t%0, 0x8\n\t" \
- "or\t%0, $1\n\t" \
- "li\t%1, 0\n" \
- "3:\t.set\tat\n\t" \
- ".insn\n\t" \
- ".section\t.fixup,\"ax\"\n\t" \
- "4:\tli\t%1, %3\n\t" \
- "j\t3b\n\t" \
- ".previous\n\t" \
- ".section\t__ex_table,\"a\"\n\t" \
- STR(PTR)"\t1b, 4b\n\t" \
- STR(PTR)"\t2b, 4b\n\t" \
- ".previous" \
- : "=&r" (value), "=r" (res) \
- : "r" (addr), "i" (-EFAULT)); \
- } while(0)
- #ifndef CONFIG_CPU_MIPSR6
- #define _LoadW(addr, value, res, type) \
- do { \
- __asm__ __volatile__ ( \
- "1:\t"type##_lwl("%0", "3(%2)")"\n" \
- "2:\t"type##_lwr("%0", "(%2)")"\n\t"\
- "li\t%1, 0\n" \
- "3:\n\t" \
- ".insn\n\t" \
- ".section\t.fixup,\"ax\"\n\t" \
- "4:\tli\t%1, %3\n\t" \
- "j\t3b\n\t" \
- ".previous\n\t" \
- ".section\t__ex_table,\"a\"\n\t" \
- STR(PTR)"\t1b, 4b\n\t" \
- STR(PTR)"\t2b, 4b\n\t" \
- ".previous" \
- : "=&r" (value), "=r" (res) \
- : "r" (addr), "i" (-EFAULT)); \
- } while(0)
- #else
- /* MIPSR6 has no lwl instruction */
- #define _LoadW(addr, value, res, type) \
- do { \
- __asm__ __volatile__ ( \
- ".set\tpush\n" \
- ".set\tnoat\n\t" \
- "1:"type##_lb("%0", "3(%2)")"\n\t" \
- "2:"type##_lbu("$1", "2(%2)")"\n\t" \
- "sll\t%0, 0x8\n\t" \
- "or\t%0, $1\n\t" \
- "3:"type##_lbu("$1", "1(%2)")"\n\t" \
- "sll\t%0, 0x8\n\t" \
- "or\t%0, $1\n\t" \
- "4:"type##_lbu("$1", "0(%2)")"\n\t" \
- "sll\t%0, 0x8\n\t" \
- "or\t%0, $1\n\t" \
- "li\t%1, 0\n" \
- ".set\tpop\n" \
- "10:\n\t" \
- ".insn\n\t" \
- ".section\t.fixup,\"ax\"\n\t" \
- "11:\tli\t%1, %3\n\t" \
- "j\t10b\n\t" \
- ".previous\n\t" \
- ".section\t__ex_table,\"a\"\n\t" \
- STR(PTR)"\t1b, 11b\n\t" \
- STR(PTR)"\t2b, 11b\n\t" \
- STR(PTR)"\t3b, 11b\n\t" \
- STR(PTR)"\t4b, 11b\n\t" \
- ".previous" \
- : "=&r" (value), "=r" (res) \
- : "r" (addr), "i" (-EFAULT)); \
- } while(0)
- #endif /* CONFIG_CPU_MIPSR6 */
- #define _LoadHWU(addr, value, res, type) \
- do { \
- __asm__ __volatile__ ( \
- ".set\tnoat\n" \
- "1:\t"type##_lbu("%0", "1(%2)")"\n" \
- "2:\t"type##_lbu("$1", "0(%2)")"\n\t"\
- "sll\t%0, 0x8\n\t" \
- "or\t%0, $1\n\t" \
- "li\t%1, 0\n" \
- "3:\n\t" \
- ".insn\n\t" \
- ".set\tat\n\t" \
- ".section\t.fixup,\"ax\"\n\t" \
- "4:\tli\t%1, %3\n\t" \
- "j\t3b\n\t" \
- ".previous\n\t" \
- ".section\t__ex_table,\"a\"\n\t" \
- STR(PTR)"\t1b, 4b\n\t" \
- STR(PTR)"\t2b, 4b\n\t" \
- ".previous" \
- : "=&r" (value), "=r" (res) \
- : "r" (addr), "i" (-EFAULT)); \
- } while(0)
- #ifndef CONFIG_CPU_MIPSR6
- #define _LoadWU(addr, value, res, type) \
- do { \
- __asm__ __volatile__ ( \
- "1:\t"type##_lwl("%0", "3(%2)")"\n" \
- "2:\t"type##_lwr("%0", "(%2)")"\n\t"\
- "dsll\t%0, %0, 32\n\t" \
- "dsrl\t%0, %0, 32\n\t" \
- "li\t%1, 0\n" \
- "3:\n\t" \
- ".insn\n\t" \
- "\t.section\t.fixup,\"ax\"\n\t" \
- "4:\tli\t%1, %3\n\t" \
- "j\t3b\n\t" \
- ".previous\n\t" \
- ".section\t__ex_table,\"a\"\n\t" \
- STR(PTR)"\t1b, 4b\n\t" \
- STR(PTR)"\t2b, 4b\n\t" \
- ".previous" \
- : "=&r" (value), "=r" (res) \
- : "r" (addr), "i" (-EFAULT)); \
- } while(0)
- #define _LoadDW(addr, value, res) \
- do { \
- __asm__ __volatile__ ( \
- "1:\tldl\t%0, 7(%2)\n" \
- "2:\tldr\t%0, (%2)\n\t" \
- "li\t%1, 0\n" \
- "3:\n\t" \
- ".insn\n\t" \
- "\t.section\t.fixup,\"ax\"\n\t" \
- "4:\tli\t%1, %3\n\t" \
- "j\t3b\n\t" \
- ".previous\n\t" \
- ".section\t__ex_table,\"a\"\n\t" \
- STR(PTR)"\t1b, 4b\n\t" \
- STR(PTR)"\t2b, 4b\n\t" \
- ".previous" \
- : "=&r" (value), "=r" (res) \
- : "r" (addr), "i" (-EFAULT)); \
- } while(0)
- #else
- /* MIPSR6 has not lwl and ldl instructions */
- #define _LoadWU(addr, value, res, type) \
- do { \
- __asm__ __volatile__ ( \
- ".set\tpush\n\t" \
- ".set\tnoat\n\t" \
- "1:"type##_lbu("%0", "3(%2)")"\n\t" \
- "2:"type##_lbu("$1", "2(%2)")"\n\t" \
- "sll\t%0, 0x8\n\t" \
- "or\t%0, $1\n\t" \
- "3:"type##_lbu("$1", "1(%2)")"\n\t" \
- "sll\t%0, 0x8\n\t" \
- "or\t%0, $1\n\t" \
- "4:"type##_lbu("$1", "0(%2)")"\n\t" \
- "sll\t%0, 0x8\n\t" \
- "or\t%0, $1\n\t" \
- "li\t%1, 0\n" \
- ".set\tpop\n" \
- "10:\n\t" \
- ".insn\n\t" \
- ".section\t.fixup,\"ax\"\n\t" \
- "11:\tli\t%1, %3\n\t" \
- "j\t10b\n\t" \
- ".previous\n\t" \
- ".section\t__ex_table,\"a\"\n\t" \
- STR(PTR)"\t1b, 11b\n\t" \
- STR(PTR)"\t2b, 11b\n\t" \
- STR(PTR)"\t3b, 11b\n\t" \
- STR(PTR)"\t4b, 11b\n\t" \
- ".previous" \
- : "=&r" (value), "=r" (res) \
- : "r" (addr), "i" (-EFAULT)); \
- } while(0)
- #define _LoadDW(addr, value, res) \
- do { \
- __asm__ __volatile__ ( \
- ".set\tpush\n\t" \
- ".set\tnoat\n\t" \
- "1:lb\t%0, 7(%2)\n\t" \
- "2:lbu\t$1, 6(%2)\n\t" \
- "dsll\t%0, 0x8\n\t" \
- "or\t%0, $1\n\t" \
- "3:lbu\t$1, 5(%2)\n\t" \
- "dsll\t%0, 0x8\n\t" \
- "or\t%0, $1\n\t" \
- "4:lbu\t$1, 4(%2)\n\t" \
- "dsll\t%0, 0x8\n\t" \
- "or\t%0, $1\n\t" \
- "5:lbu\t$1, 3(%2)\n\t" \
- "dsll\t%0, 0x8\n\t" \
- "or\t%0, $1\n\t" \
- "6:lbu\t$1, 2(%2)\n\t" \
- "dsll\t%0, 0x8\n\t" \
- "or\t%0, $1\n\t" \
- "7:lbu\t$1, 1(%2)\n\t" \
- "dsll\t%0, 0x8\n\t" \
- "or\t%0, $1\n\t" \
- "8:lbu\t$1, 0(%2)\n\t" \
- "dsll\t%0, 0x8\n\t" \
- "or\t%0, $1\n\t" \
- "li\t%1, 0\n" \
- ".set\tpop\n\t" \
- "10:\n\t" \
- ".insn\n\t" \
- ".section\t.fixup,\"ax\"\n\t" \
- "11:\tli\t%1, %3\n\t" \
- "j\t10b\n\t" \
- ".previous\n\t" \
- ".section\t__ex_table,\"a\"\n\t" \
- STR(PTR)"\t1b, 11b\n\t" \
- STR(PTR)"\t2b, 11b\n\t" \
- STR(PTR)"\t3b, 11b\n\t" \
- STR(PTR)"\t4b, 11b\n\t" \
- STR(PTR)"\t5b, 11b\n\t" \
- STR(PTR)"\t6b, 11b\n\t" \
- STR(PTR)"\t7b, 11b\n\t" \
- STR(PTR)"\t8b, 11b\n\t" \
- ".previous" \
- : "=&r" (value), "=r" (res) \
- : "r" (addr), "i" (-EFAULT)); \
- } while(0)
- #endif /* CONFIG_CPU_MIPSR6 */
- #define _StoreHW(addr, value, res, type) \
- do { \
- __asm__ __volatile__ ( \
- ".set\tnoat\n" \
- "1:\t"type##_sb("%1", "0(%2)")"\n" \
- "srl\t$1,%1, 0x8\n" \
- "2:\t"type##_sb("$1", "1(%2)")"\n" \
- ".set\tat\n\t" \
- "li\t%0, 0\n" \
- "3:\n\t" \
- ".insn\n\t" \
- ".section\t.fixup,\"ax\"\n\t" \
- "4:\tli\t%0, %3\n\t" \
- "j\t3b\n\t" \
- ".previous\n\t" \
- ".section\t__ex_table,\"a\"\n\t" \
- STR(PTR)"\t1b, 4b\n\t" \
- STR(PTR)"\t2b, 4b\n\t" \
- ".previous" \
- : "=r" (res) \
- : "r" (value), "r" (addr), "i" (-EFAULT));\
- } while(0)
- #ifndef CONFIG_CPU_MIPSR6
- #define _StoreW(addr, value, res, type) \
- do { \
- __asm__ __volatile__ ( \
- "1:\t"type##_swl("%1", "3(%2)")"\n" \
- "2:\t"type##_swr("%1", "(%2)")"\n\t"\
- "li\t%0, 0\n" \
- "3:\n\t" \
- ".insn\n\t" \
- ".section\t.fixup,\"ax\"\n\t" \
- "4:\tli\t%0, %3\n\t" \
- "j\t3b\n\t" \
- ".previous\n\t" \
- ".section\t__ex_table,\"a\"\n\t" \
- STR(PTR)"\t1b, 4b\n\t" \
- STR(PTR)"\t2b, 4b\n\t" \
- ".previous" \
- : "=r" (res) \
- : "r" (value), "r" (addr), "i" (-EFAULT)); \
- } while(0)
- #define _StoreDW(addr, value, res) \
- do { \
- __asm__ __volatile__ ( \
- "1:\tsdl\t%1, 7(%2)\n" \
- "2:\tsdr\t%1, (%2)\n\t" \
- "li\t%0, 0\n" \
- "3:\n\t" \
- ".insn\n\t" \
- ".section\t.fixup,\"ax\"\n\t" \
- "4:\tli\t%0, %3\n\t" \
- "j\t3b\n\t" \
- ".previous\n\t" \
- ".section\t__ex_table,\"a\"\n\t" \
- STR(PTR)"\t1b, 4b\n\t" \
- STR(PTR)"\t2b, 4b\n\t" \
- ".previous" \
- : "=r" (res) \
- : "r" (value), "r" (addr), "i" (-EFAULT)); \
- } while(0)
- #else
- /* MIPSR6 has no swl and sdl instructions */
- #define _StoreW(addr, value, res, type) \
- do { \
- __asm__ __volatile__ ( \
- ".set\tpush\n\t" \
- ".set\tnoat\n\t" \
- "1:"type##_sb("%1", "0(%2)")"\n\t" \
- "srl\t$1, %1, 0x8\n\t" \
- "2:"type##_sb("$1", "1(%2)")"\n\t" \
- "srl\t$1, $1, 0x8\n\t" \
- "3:"type##_sb("$1", "2(%2)")"\n\t" \
- "srl\t$1, $1, 0x8\n\t" \
- "4:"type##_sb("$1", "3(%2)")"\n\t" \
- ".set\tpop\n\t" \
- "li\t%0, 0\n" \
- "10:\n\t" \
- ".insn\n\t" \
- ".section\t.fixup,\"ax\"\n\t" \
- "11:\tli\t%0, %3\n\t" \
- "j\t10b\n\t" \
- ".previous\n\t" \
- ".section\t__ex_table,\"a\"\n\t" \
- STR(PTR)"\t1b, 11b\n\t" \
- STR(PTR)"\t2b, 11b\n\t" \
- STR(PTR)"\t3b, 11b\n\t" \
- STR(PTR)"\t4b, 11b\n\t" \
- ".previous" \
- : "=&r" (res) \
- : "r" (value), "r" (addr), "i" (-EFAULT) \
- : "memory"); \
- } while(0)
- #define _StoreDW(addr, value, res) \
- do { \
- __asm__ __volatile__ ( \
- ".set\tpush\n\t" \
- ".set\tnoat\n\t" \
- "1:sb\t%1, 0(%2)\n\t" \
- "dsrl\t$1, %1, 0x8\n\t" \
- "2:sb\t$1, 1(%2)\n\t" \
- "dsrl\t$1, $1, 0x8\n\t" \
- "3:sb\t$1, 2(%2)\n\t" \
- "dsrl\t$1, $1, 0x8\n\t" \
- "4:sb\t$1, 3(%2)\n\t" \
- "dsrl\t$1, $1, 0x8\n\t" \
- "5:sb\t$1, 4(%2)\n\t" \
- "dsrl\t$1, $1, 0x8\n\t" \
- "6:sb\t$1, 5(%2)\n\t" \
- "dsrl\t$1, $1, 0x8\n\t" \
- "7:sb\t$1, 6(%2)\n\t" \
- "dsrl\t$1, $1, 0x8\n\t" \
- "8:sb\t$1, 7(%2)\n\t" \
- "dsrl\t$1, $1, 0x8\n\t" \
- ".set\tpop\n\t" \
- "li\t%0, 0\n" \
- "10:\n\t" \
- ".insn\n\t" \
- ".section\t.fixup,\"ax\"\n\t" \
- "11:\tli\t%0, %3\n\t" \
- "j\t10b\n\t" \
- ".previous\n\t" \
- ".section\t__ex_table,\"a\"\n\t" \
- STR(PTR)"\t1b, 11b\n\t" \
- STR(PTR)"\t2b, 11b\n\t" \
- STR(PTR)"\t3b, 11b\n\t" \
- STR(PTR)"\t4b, 11b\n\t" \
- STR(PTR)"\t5b, 11b\n\t" \
- STR(PTR)"\t6b, 11b\n\t" \
- STR(PTR)"\t7b, 11b\n\t" \
- STR(PTR)"\t8b, 11b\n\t" \
- ".previous" \
- : "=&r" (res) \
- : "r" (value), "r" (addr), "i" (-EFAULT) \
- : "memory"); \
- } while(0)
- #endif /* CONFIG_CPU_MIPSR6 */
- #endif
- #define LoadHWU(addr, value, res) _LoadHWU(addr, value, res, kernel)
- #define LoadHWUE(addr, value, res) _LoadHWU(addr, value, res, user)
- #define LoadWU(addr, value, res) _LoadWU(addr, value, res, kernel)
- #define LoadWUE(addr, value, res) _LoadWU(addr, value, res, user)
- #define LoadHW(addr, value, res) _LoadHW(addr, value, res, kernel)
- #define LoadHWE(addr, value, res) _LoadHW(addr, value, res, user)
- #define LoadW(addr, value, res) _LoadW(addr, value, res, kernel)
- #define LoadWE(addr, value, res) _LoadW(addr, value, res, user)
- #define LoadDW(addr, value, res) _LoadDW(addr, value, res)
- #define StoreHW(addr, value, res) _StoreHW(addr, value, res, kernel)
- #define StoreHWE(addr, value, res) _StoreHW(addr, value, res, user)
- #define StoreW(addr, value, res) _StoreW(addr, value, res, kernel)
- #define StoreWE(addr, value, res) _StoreW(addr, value, res, user)
- #define StoreDW(addr, value, res) _StoreDW(addr, value, res)
- static void emulate_load_store_insn(struct pt_regs *regs,
- void __user *addr, unsigned int __user *pc)
- {
- union mips_instruction insn;
- unsigned long value;
- unsigned int res;
- unsigned long origpc;
- unsigned long orig31;
- void __user *fault_addr = NULL;
- #ifdef CONFIG_EVA
- mm_segment_t seg;
- #endif
- origpc = (unsigned long)pc;
- orig31 = regs->regs[31];
- perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS, 1, regs, 0);
- /*
- * This load never faults.
- */
- __get_user(insn.word, pc);
- switch (insn.i_format.opcode) {
- /*
- * These are instructions that a compiler doesn't generate. We
- * can assume therefore that the code is MIPS-aware and
- * really buggy. Emulating these instructions would break the
- * semantics anyway.
- */
- case ll_op:
- case lld_op:
- case sc_op:
- case scd_op:
- /*
- * For these instructions the only way to create an address
- * error is an attempted access to kernel/supervisor address
- * space.
- */
- case ldl_op:
- case ldr_op:
- case lwl_op:
- case lwr_op:
- case sdl_op:
- case sdr_op:
- case swl_op:
- case swr_op:
- case lb_op:
- case lbu_op:
- case sb_op:
- goto sigbus;
- /*
- * The remaining opcodes are the ones that are really of
- * interest.
- */
- #ifdef CONFIG_EVA
- case spec3_op:
- /*
- * we can land here only from kernel accessing user memory,
- * so we need to "switch" the address limit to user space, so
- * address check can work properly.
- */
- seg = get_fs();
- set_fs(USER_DS);
- switch (insn.spec3_format.func) {
- case lhe_op:
- if (!access_ok(VERIFY_READ, addr, 2)) {
- set_fs(seg);
- goto sigbus;
- }
- LoadHWE(addr, value, res);
- if (res) {
- set_fs(seg);
- goto fault;
- }
- compute_return_epc(regs);
- regs->regs[insn.spec3_format.rt] = value;
- break;
- case lwe_op:
- if (!access_ok(VERIFY_READ, addr, 4)) {
- set_fs(seg);
- goto sigbus;
- }
- LoadWE(addr, value, res);
- if (res) {
- set_fs(seg);
- goto fault;
- }
- compute_return_epc(regs);
- regs->regs[insn.spec3_format.rt] = value;
- break;
- case lhue_op:
- if (!access_ok(VERIFY_READ, addr, 2)) {
- set_fs(seg);
- goto sigbus;
- }
- LoadHWUE(addr, value, res);
- if (res) {
- set_fs(seg);
- goto fault;
- }
- compute_return_epc(regs);
- regs->regs[insn.spec3_format.rt] = value;
- break;
- case she_op:
- if (!access_ok(VERIFY_WRITE, addr, 2)) {
- set_fs(seg);
- goto sigbus;
- }
- compute_return_epc(regs);
- value = regs->regs[insn.spec3_format.rt];
- StoreHWE(addr, value, res);
- if (res) {
- set_fs(seg);
- goto fault;
- }
- break;
- case swe_op:
- if (!access_ok(VERIFY_WRITE, addr, 4)) {
- set_fs(seg);
- goto sigbus;
- }
- compute_return_epc(regs);
- value = regs->regs[insn.spec3_format.rt];
- StoreWE(addr, value, res);
- if (res) {
- set_fs(seg);
- goto fault;
- }
- break;
- default:
- set_fs(seg);
- goto sigill;
- }
- set_fs(seg);
- break;
- #endif
- case lh_op:
- if (!access_ok(VERIFY_READ, addr, 2))
- goto sigbus;
- if (config_enabled(CONFIG_EVA)) {
- if (segment_eq(get_fs(), get_ds()))
- LoadHW(addr, value, res);
- else
- LoadHWE(addr, value, res);
- } else {
- LoadHW(addr, value, res);
- }
- if (res)
- goto fault;
- compute_return_epc(regs);
- regs->regs[insn.i_format.rt] = value;
- break;
- case lw_op:
- if (!access_ok(VERIFY_READ, addr, 4))
- goto sigbus;
- if (config_enabled(CONFIG_EVA)) {
- if (segment_eq(get_fs(), get_ds()))
- LoadW(addr, value, res);
- else
- LoadWE(addr, value, res);
- } else {
- LoadW(addr, value, res);
- }
- if (res)
- goto fault;
- compute_return_epc(regs);
- regs->regs[insn.i_format.rt] = value;
- break;
- case lhu_op:
- if (!access_ok(VERIFY_READ, addr, 2))
- goto sigbus;
- if (config_enabled(CONFIG_EVA)) {
- if (segment_eq(get_fs(), get_ds()))
- LoadHWU(addr, value, res);
- else
- LoadHWUE(addr, value, res);
- } else {
- LoadHWU(addr, value, res);
- }
- if (res)
- goto fault;
- compute_return_epc(regs);
- regs->regs[insn.i_format.rt] = value;
- break;
- case lwu_op:
- #ifdef CONFIG_64BIT
- /*
- * A 32-bit kernel might be running on a 64-bit processor. But
- * if we're on a 32-bit processor and an i-cache incoherency
- * or race makes us see a 64-bit instruction here the sdl/sdr
- * would blow up, so for now we don't handle unaligned 64-bit
- * instructions on 32-bit kernels.
- */
- if (!access_ok(VERIFY_READ, addr, 4))
- goto sigbus;
- LoadWU(addr, value, res);
- if (res)
- goto fault;
- compute_return_epc(regs);
- regs->regs[insn.i_format.rt] = value;
- break;
- #endif /* CONFIG_64BIT */
- /* Cannot handle 64-bit instructions in 32-bit kernel */
- goto sigill;
- case ld_op:
- #ifdef CONFIG_64BIT
- /*
- * A 32-bit kernel might be running on a 64-bit processor. But
- * if we're on a 32-bit processor and an i-cache incoherency
- * or race makes us see a 64-bit instruction here the sdl/sdr
- * would blow up, so for now we don't handle unaligned 64-bit
- * instructions on 32-bit kernels.
- */
- if (!access_ok(VERIFY_READ, addr, 8))
- goto sigbus;
- LoadDW(addr, value, res);
- if (res)
- goto fault;
- compute_return_epc(regs);
- regs->regs[insn.i_format.rt] = value;
- break;
- #endif /* CONFIG_64BIT */
- /* Cannot handle 64-bit instructions in 32-bit kernel */
- goto sigill;
- case sh_op:
- if (!access_ok(VERIFY_WRITE, addr, 2))
- goto sigbus;
- compute_return_epc(regs);
- value = regs->regs[insn.i_format.rt];
- if (config_enabled(CONFIG_EVA)) {
- if (segment_eq(get_fs(), get_ds()))
- StoreHW(addr, value, res);
- else
- StoreHWE(addr, value, res);
- } else {
- StoreHW(addr, value, res);
- }
- if (res)
- goto fault;
- break;
- case sw_op:
- if (!access_ok(VERIFY_WRITE, addr, 4))
- goto sigbus;
- compute_return_epc(regs);
- value = regs->regs[insn.i_format.rt];
- if (config_enabled(CONFIG_EVA)) {
- if (segment_eq(get_fs(), get_ds()))
- StoreW(addr, value, res);
- else
- StoreWE(addr, value, res);
- } else {
- StoreW(addr, value, res);
- }
- if (res)
- goto fault;
- break;
- case sd_op:
- #ifdef CONFIG_64BIT
- /*
- * A 32-bit kernel might be running on a 64-bit processor. But
- * if we're on a 32-bit processor and an i-cache incoherency
- * or race makes us see a 64-bit instruction here the sdl/sdr
- * would blow up, so for now we don't handle unaligned 64-bit
- * instructions on 32-bit kernels.
- */
- if (!access_ok(VERIFY_WRITE, addr, 8))
- goto sigbus;
- compute_return_epc(regs);
- value = regs->regs[insn.i_format.rt];
- StoreDW(addr, value, res);
- if (res)
- goto fault;
- break;
- #endif /* CONFIG_64BIT */
- /* Cannot handle 64-bit instructions in 32-bit kernel */
- goto sigill;
- case lwc1_op:
- case ldc1_op:
- case swc1_op:
- case sdc1_op:
- die_if_kernel("Unaligned FP access in kernel code", regs);
- BUG_ON(!used_math());
- lose_fpu(1); /* Save FPU state for the emulator. */
- res = fpu_emulator_cop1Handler(regs, ¤t->thread.fpu, 1,
- &fault_addr);
- own_fpu(1); /* Restore FPU state. */
- /* Signal if something went wrong. */
- process_fpemu_return(res, fault_addr, 0);
- if (res == 0)
- break;
- return;
- #ifndef CONFIG_CPU_MIPSR6
- /*
- * COP2 is available to implementor for application specific use.
- * It's up to applications to register a notifier chain and do
- * whatever they have to do, including possible sending of signals.
- *
- * This instruction has been reallocated in Release 6
- */
- case lwc2_op:
- cu2_notifier_call_chain(CU2_LWC2_OP, regs);
- break;
- case ldc2_op:
- cu2_notifier_call_chain(CU2_LDC2_OP, regs);
- break;
- case swc2_op:
- cu2_notifier_call_chain(CU2_SWC2_OP, regs);
- break;
- case sdc2_op:
- cu2_notifier_call_chain(CU2_SDC2_OP, regs);
- break;
- #endif
- default:
- /*
- * Pheeee... We encountered an yet unknown instruction or
- * cache coherence problem. Die sucker, die ...
- */
- goto sigill;
- }
- #ifdef CONFIG_DEBUG_FS
- unaligned_instructions++;
- #endif
- return;
- fault:
- /* roll back jump/branch */
- regs->cp0_epc = origpc;
- regs->regs[31] = orig31;
- /* Did we have an exception handler installed? */
- if (fixup_exception(regs))
- return;
- die_if_kernel("Unhandled kernel unaligned access", regs);
- force_sig(SIGSEGV, current);
- return;
- sigbus:
- die_if_kernel("Unhandled kernel unaligned access", regs);
- force_sig(SIGBUS, current);
- return;
- sigill:
- die_if_kernel
- ("Unhandled kernel unaligned access or invalid instruction", regs);
- force_sig(SIGILL, current);
- }
- /* Recode table from 16-bit register notation to 32-bit GPR. */
- const int reg16to32[] = { 16, 17, 2, 3, 4, 5, 6, 7 };
- /* Recode table from 16-bit STORE register notation to 32-bit GPR. */
- const int reg16to32st[] = { 0, 17, 2, 3, 4, 5, 6, 7 };
- static void emulate_load_store_microMIPS(struct pt_regs *regs,
- void __user *addr)
- {
- unsigned long value;
- unsigned int res;
- int i;
- unsigned int reg = 0, rvar;
- unsigned long orig31;
- u16 __user *pc16;
- u16 halfword;
- unsigned int word;
- unsigned long origpc, contpc;
- union mips_instruction insn;
- struct mm_decoded_insn mminsn;
- void __user *fault_addr = NULL;
- origpc = regs->cp0_epc;
- orig31 = regs->regs[31];
- mminsn.micro_mips_mode = 1;
- /*
- * This load never faults.
- */
- pc16 = (unsigned short __user *)msk_isa16_mode(regs->cp0_epc);
- __get_user(halfword, pc16);
- pc16++;
- contpc = regs->cp0_epc + 2;
- word = ((unsigned int)halfword << 16);
- mminsn.pc_inc = 2;
- if (!mm_insn_16bit(halfword)) {
- __get_user(halfword, pc16);
- pc16++;
- contpc = regs->cp0_epc + 4;
- mminsn.pc_inc = 4;
- word |= halfword;
- }
- mminsn.insn = word;
- if (get_user(halfword, pc16))
- goto fault;
- mminsn.next_pc_inc = 2;
- word = ((unsigned int)halfword << 16);
- if (!mm_insn_16bit(halfword)) {
- pc16++;
- if (get_user(halfword, pc16))
- goto fault;
- mminsn.next_pc_inc = 4;
- word |= halfword;
- }
- mminsn.next_insn = word;
- insn = (union mips_instruction)(mminsn.insn);
- if (mm_isBranchInstr(regs, mminsn, &contpc))
- insn = (union mips_instruction)(mminsn.next_insn);
- /* Parse instruction to find what to do */
- switch (insn.mm_i_format.opcode) {
- case mm_pool32a_op:
- switch (insn.mm_x_format.func) {
- case mm_lwxs_op:
- reg = insn.mm_x_format.rd;
- goto loadW;
- }
- goto sigbus;
- case mm_pool32b_op:
- switch (insn.mm_m_format.func) {
- case mm_lwp_func:
- reg = insn.mm_m_format.rd;
- if (reg == 31)
- goto sigbus;
- if (!access_ok(VERIFY_READ, addr, 8))
- goto sigbus;
- LoadW(addr, value, res);
- if (res)
- goto fault;
- regs->regs[reg] = value;
- addr += 4;
- LoadW(addr, value, res);
- if (res)
- goto fault;
- regs->regs[reg + 1] = value;
- goto success;
- case mm_swp_func:
- reg = insn.mm_m_format.rd;
- if (reg == 31)
- goto sigbus;
- if (!access_ok(VERIFY_WRITE, addr, 8))
- goto sigbus;
- value = regs->regs[reg];
- StoreW(addr, value, res);
- if (res)
- goto fault;
- addr += 4;
- value = regs->regs[reg + 1];
- StoreW(addr, value, res);
- if (res)
- goto fault;
- goto success;
- case mm_ldp_func:
- #ifdef CONFIG_64BIT
- reg = insn.mm_m_format.rd;
- if (reg == 31)
- goto sigbus;
- if (!access_ok(VERIFY_READ, addr, 16))
- goto sigbus;
- LoadDW(addr, value, res);
- if (res)
- goto fault;
- regs->regs[reg] = value;
- addr += 8;
- LoadDW(addr, value, res);
- if (res)
- goto fault;
- regs->regs[reg + 1] = value;
- goto success;
- #endif /* CONFIG_64BIT */
- goto sigill;
- case mm_sdp_func:
- #ifdef CONFIG_64BIT
- reg = insn.mm_m_format.rd;
- if (reg == 31)
- goto sigbus;
- if (!access_ok(VERIFY_WRITE, addr, 16))
- goto sigbus;
- value = regs->regs[reg];
- StoreDW(addr, value, res);
- if (res)
- goto fault;
- addr += 8;
- value = regs->regs[reg + 1];
- StoreDW(addr, value, res);
- if (res)
- goto fault;
- goto success;
- #endif /* CONFIG_64BIT */
- goto sigill;
- case mm_lwm32_func:
- reg = insn.mm_m_format.rd;
- rvar = reg & 0xf;
- if ((rvar > 9) || !reg)
- goto sigill;
- if (reg & 0x10) {
- if (!access_ok
- (VERIFY_READ, addr, 4 * (rvar + 1)))
- goto sigbus;
- } else {
- if (!access_ok(VERIFY_READ, addr, 4 * rvar))
- goto sigbus;
- }
- if (rvar == 9)
- rvar = 8;
- for (i = 16; rvar; rvar--, i++) {
- LoadW(addr, value, res);
- if (res)
- goto fault;
- addr += 4;
- regs->regs[i] = value;
- }
- if ((reg & 0xf) == 9) {
- LoadW(addr, value, res);
- if (res)
- goto fault;
- addr += 4;
- regs->regs[30] = value;
- }
- if (reg & 0x10) {
- LoadW(addr, value, res);
- if (res)
- goto fault;
- regs->regs[31] = value;
- }
- goto success;
- case mm_swm32_func:
- reg = insn.mm_m_format.rd;
- rvar = reg & 0xf;
- if ((rvar > 9) || !reg)
- goto sigill;
- if (reg & 0x10) {
- if (!access_ok
- (VERIFY_WRITE, addr, 4 * (rvar + 1)))
- goto sigbus;
- } else {
- if (!access_ok(VERIFY_WRITE, addr, 4 * rvar))
- goto sigbus;
- }
- if (rvar == 9)
- rvar = 8;
- for (i = 16; rvar; rvar--, i++) {
- value = regs->regs[i];
- StoreW(addr, value, res);
- if (res)
- goto fault;
- addr += 4;
- }
- if ((reg & 0xf) == 9) {
- value = regs->regs[30];
- StoreW(addr, value, res);
- if (res)
- goto fault;
- addr += 4;
- }
- if (reg & 0x10) {
- value = regs->regs[31];
- StoreW(addr, value, res);
- if (res)
- goto fault;
- }
- goto success;
- case mm_ldm_func:
- #ifdef CONFIG_64BIT
- reg = insn.mm_m_format.rd;
- rvar = reg & 0xf;
- if ((rvar > 9) || !reg)
- goto sigill;
- if (reg & 0x10) {
- if (!access_ok
- (VERIFY_READ, addr, 8 * (rvar + 1)))
- goto sigbus;
- } else {
- if (!access_ok(VERIFY_READ, addr, 8 * rvar))
- goto sigbus;
- }
- if (rvar == 9)
- rvar = 8;
- for (i = 16; rvar; rvar--, i++) {
- LoadDW(addr, value, res);
- if (res)
- goto fault;
- addr += 4;
- regs->regs[i] = value;
- }
- if ((reg & 0xf) == 9) {
- LoadDW(addr, value, res);
- if (res)
- goto fault;
- addr += 8;
- regs->regs[30] = value;
- }
- if (reg & 0x10) {
- LoadDW(addr, value, res);
- if (res)
- goto fault;
- regs->regs[31] = value;
- }
- goto success;
- #endif /* CONFIG_64BIT */
- goto sigill;
- case mm_sdm_func:
- #ifdef CONFIG_64BIT
- reg = insn.mm_m_format.rd;
- rvar = reg & 0xf;
- if ((rvar > 9) || !reg)
- goto sigill;
- if (reg & 0x10) {
- if (!access_ok
- (VERIFY_WRITE, addr, 8 * (rvar + 1)))
- goto sigbus;
- } else {
- if (!access_ok(VERIFY_WRITE, addr, 8 * rvar))
- goto sigbus;
- }
- if (rvar == 9)
- rvar = 8;
- for (i = 16; rvar; rvar--, i++) {
- value = regs->regs[i];
- StoreDW(addr, value, res);
- if (res)
- goto fault;
- addr += 8;
- }
- if ((reg & 0xf) == 9) {
- value = regs->regs[30];
- StoreDW(addr, value, res);
- if (res)
- goto fault;
- addr += 8;
- }
- if (reg & 0x10) {
- value = regs->regs[31];
- StoreDW(addr, value, res);
- if (res)
- goto fault;
- }
- goto success;
- #endif /* CONFIG_64BIT */
- goto sigill;
- /* LWC2, SWC2, LDC2, SDC2 are not serviced */
- }
- goto sigbus;
- case mm_pool32c_op:
- switch (insn.mm_m_format.func) {
- case mm_lwu_func:
- reg = insn.mm_m_format.rd;
- goto loadWU;
- }
- /* LL,SC,LLD,SCD are not serviced */
- goto sigbus;
- case mm_pool32f_op:
- switch (insn.mm_x_format.func) {
- case mm_lwxc1_func:
- case mm_swxc1_func:
- case mm_ldxc1_func:
- case mm_sdxc1_func:
- goto fpu_emul;
- }
- goto sigbus;
- case mm_ldc132_op:
- case mm_sdc132_op:
- case mm_lwc132_op:
- case mm_swc132_op:
- fpu_emul:
- /* roll back jump/branch */
- regs->cp0_epc = origpc;
- regs->regs[31] = orig31;
- die_if_kernel("Unaligned FP access in kernel code", regs);
- BUG_ON(!used_math());
- BUG_ON(!is_fpu_owner());
- lose_fpu(1); /* save the FPU state for the emulator */
- res = fpu_emulator_cop1Handler(regs, ¤t->thread.fpu, 1,
- &fault_addr);
- own_fpu(1); /* restore FPU state */
- /* If something went wrong, signal */
- process_fpemu_return(res, fault_addr, 0);
- if (res == 0)
- goto success;
- return;
- case mm_lh32_op:
- reg = insn.mm_i_format.rt;
- goto loadHW;
- case mm_lhu32_op:
- reg = insn.mm_i_format.rt;
- goto loadHWU;
- case mm_lw32_op:
- reg = insn.mm_i_format.rt;
- goto loadW;
- case mm_sh32_op:
- reg = insn.mm_i_format.rt;
- goto storeHW;
- case mm_sw32_op:
- reg = insn.mm_i_format.rt;
- goto storeW;
- case mm_ld32_op:
- reg = insn.mm_i_format.rt;
- goto loadDW;
- case mm_sd32_op:
- reg = insn.mm_i_format.rt;
- goto storeDW;
- case mm_pool16c_op:
- switch (insn.mm16_m_format.func) {
- case mm_lwm16_op:
- reg = insn.mm16_m_format.rlist;
- rvar = reg + 1;
- if (!access_ok(VERIFY_READ, addr, 4 * rvar))
- goto sigbus;
- for (i = 16; rvar; rvar--, i++) {
- LoadW(addr, value, res);
- if (res)
- goto fault;
- addr += 4;
- regs->regs[i] = value;
- }
- LoadW(addr, value, res);
- if (res)
- goto fault;
- regs->regs[31] = value;
- goto success;
- case mm_swm16_op:
- reg = insn.mm16_m_format.rlist;
- rvar = reg + 1;
- if (!access_ok(VERIFY_WRITE, addr, 4 * rvar))
- goto sigbus;
- for (i = 16; rvar; rvar--, i++) {
- value = regs->regs[i];
- StoreW(addr, value, res);
- if (res)
- goto fault;
- addr += 4;
- }
- value = regs->regs[31];
- StoreW(addr, value, res);
- if (res)
- goto fault;
- goto success;
- }
- goto sigbus;
- case mm_lhu16_op:
- reg = reg16to32[insn.mm16_rb_format.rt];
- goto loadHWU;
- case mm_lw16_op:
- reg = reg16to32[insn.mm16_rb_format.rt];
- goto loadW;
- case mm_sh16_op:
- reg = reg16to32st[insn.mm16_rb_format.rt];
- goto storeHW;
- case mm_sw16_op:
- reg = reg16to32st[insn.mm16_rb_format.rt];
- goto storeW;
- case mm_lwsp16_op:
- reg = insn.mm16_r5_format.rt;
- goto loadW;
- case mm_swsp16_op:
- reg = insn.mm16_r5_format.rt;
- goto storeW;
- case mm_lwgp16_op:
- reg = reg16to32[insn.mm16_r3_format.rt];
- goto loadW;
- default:
- goto sigill;
- }
- loadHW:
- if (!access_ok(VERIFY_READ, addr, 2))
- goto sigbus;
- LoadHW(addr, value, res);
- if (res)
- goto fault;
- regs->regs[reg] = value;
- goto success;
- loadHWU:
- if (!access_ok(VERIFY_READ, addr, 2))
- goto sigbus;
- LoadHWU(addr, value, res);
- if (res)
- goto fault;
- regs->regs[reg] = value;
- goto success;
- loadW:
- if (!access_ok(VERIFY_READ, addr, 4))
- goto sigbus;
- LoadW(addr, value, res);
- if (res)
- goto fault;
- regs->regs[reg] = value;
- goto success;
- loadWU:
- #ifdef CONFIG_64BIT
- /*
- * A 32-bit kernel might be running on a 64-bit processor. But
- * if we're on a 32-bit processor and an i-cache incoherency
- * or race makes us see a 64-bit instruction here the sdl/sdr
- * would blow up, so for now we don't handle unaligned 64-bit
- * instructions on 32-bit kernels.
- */
- if (!access_ok(VERIFY_READ, addr, 4))
- goto sigbus;
- LoadWU(addr, value, res);
- if (res)
- goto fault;
- regs->regs[reg] = value;
- goto success;
- #endif /* CONFIG_64BIT */
- /* Cannot handle 64-bit instructions in 32-bit kernel */
- goto sigill;
- loadDW:
- #ifdef CONFIG_64BIT
- /*
- * A 32-bit kernel might be running on a 64-bit processor. But
- * if we're on a 32-bit processor and an i-cache incoherency
- * or race makes us see a 64-bit instruction here the sdl/sdr
- * would blow up, so for now we don't handle unaligned 64-bit
- * instructions on 32-bit kernels.
- */
- if (!access_ok(VERIFY_READ, addr, 8))
- goto sigbus;
- LoadDW(addr, value, res);
- if (res)
- goto fault;
- regs->regs[reg] = value;
- goto success;
- #endif /* CONFIG_64BIT */
- /* Cannot handle 64-bit instructions in 32-bit kernel */
- goto sigill;
- storeHW:
- if (!access_ok(VERIFY_WRITE, addr, 2))
- goto sigbus;
- value = regs->regs[reg];
- StoreHW(addr, value, res);
- if (res)
- goto fault;
- goto success;
- storeW:
- if (!access_ok(VERIFY_WRITE, addr, 4))
- goto sigbus;
- value = regs->regs[reg];
- StoreW(addr, value, res);
- if (res)
- goto fault;
- goto success;
- storeDW:
- #ifdef CONFIG_64BIT
- /*
- * A 32-bit kernel might be running on a 64-bit processor. But
- * if we're on a 32-bit processor and an i-cache incoherency
- * or race makes us see a 64-bit instruction here the sdl/sdr
- * would blow up, so for now we don't handle unaligned 64-bit
- * instructions on 32-bit kernels.
- */
- if (!access_ok(VERIFY_WRITE, addr, 8))
- goto sigbus;
- value = regs->regs[reg];
- StoreDW(addr, value, res);
- if (res)
- goto fault;
- goto success;
- #endif /* CONFIG_64BIT */
- /* Cannot handle 64-bit instructions in 32-bit kernel */
- goto sigill;
- success:
- regs->cp0_epc = contpc; /* advance or branch */
- #ifdef CONFIG_DEBUG_FS
- unaligned_instructions++;
- #endif
- return;
- fault:
- /* roll back jump/branch */
- regs->cp0_epc = origpc;
- regs->regs[31] = orig31;
- /* Did we have an exception handler installed? */
- if (fixup_exception(regs))
- return;
- die_if_kernel("Unhandled kernel unaligned access", regs);
- force_sig(SIGSEGV, current);
- return;
- sigbus:
- die_if_kernel("Unhandled kernel unaligned access", regs);
- force_sig(SIGBUS, current);
- return;
- sigill:
- die_if_kernel
- ("Unhandled kernel unaligned access or invalid instruction", regs);
- force_sig(SIGILL, current);
- }
- static void emulate_load_store_MIPS16e(struct pt_regs *regs, void __user * addr)
- {
- unsigned long value;
- unsigned int res;
- int reg;
- unsigned long orig31;
- u16 __user *pc16;
- unsigned long origpc;
- union mips16e_instruction mips16inst, oldinst;
- origpc = regs->cp0_epc;
- orig31 = regs->regs[31];
- pc16 = (unsigned short __user *)msk_isa16_mode(origpc);
- /*
- * This load never faults.
- */
- __get_user(mips16inst.full, pc16);
- oldinst = mips16inst;
- /* skip EXTEND instruction */
- if (mips16inst.ri.opcode == MIPS16e_extend_op) {
- pc16++;
- __get_user(mips16inst.full, pc16);
- } else if (delay_slot(regs)) {
- /* skip jump instructions */
- /* JAL/JALX are 32 bits but have OPCODE in first short int */
- if (mips16inst.ri.opcode == MIPS16e_jal_op)
- pc16++;
- pc16++;
- if (get_user(mips16inst.full, pc16))
- goto sigbus;
- }
- switch (mips16inst.ri.opcode) {
- case MIPS16e_i64_op: /* I64 or RI64 instruction */
- switch (mips16inst.i64.func) { /* I64/RI64 func field check */
- case MIPS16e_ldpc_func:
- case MIPS16e_ldsp_func:
- reg = reg16to32[mips16inst.ri64.ry];
- goto loadDW;
- case MIPS16e_sdsp_func:
- reg = reg16to32[mips16inst.ri64.ry];
- goto writeDW;
- case MIPS16e_sdrasp_func:
- reg = 29; /* GPRSP */
- goto writeDW;
- }
- goto sigbus;
- case MIPS16e_swsp_op:
- case MIPS16e_lwpc_op:
- case MIPS16e_lwsp_op:
- reg = reg16to32[mips16inst.ri.rx];
- break;
- case MIPS16e_i8_op:
- if (mips16inst.i8.func != MIPS16e_swrasp_func)
- goto sigbus;
- reg = 29; /* GPRSP */
- break;
- default:
- reg = reg16to32[mips16inst.rri.ry];
- break;
- }
- switch (mips16inst.ri.opcode) {
- case MIPS16e_lb_op:
- case MIPS16e_lbu_op:
- case MIPS16e_sb_op:
- goto sigbus;
- case MIPS16e_lh_op:
- if (!access_ok(VERIFY_READ, addr, 2))
- goto sigbus;
- LoadHW(addr, value, res);
- if (res)
- goto fault;
- MIPS16e_compute_return_epc(regs, &oldinst);
- regs->regs[reg] = value;
- break;
- case MIPS16e_lhu_op:
- if (!access_ok(VERIFY_READ, addr, 2))
- goto sigbus;
- LoadHWU(addr, value, res);
- if (res)
- goto fault;
- MIPS16e_compute_return_epc(regs, &oldinst);
- regs->regs[reg] = value;
- break;
- case MIPS16e_lw_op:
- case MIPS16e_lwpc_op:
- case MIPS16e_lwsp_op:
- if (!access_ok(VERIFY_READ, addr, 4))
- goto sigbus;
- LoadW(addr, value, res);
- if (res)
- goto fault;
- MIPS16e_compute_return_epc(regs, &oldinst);
- regs->regs[reg] = value;
- break;
- case MIPS16e_lwu_op:
- #ifdef CONFIG_64BIT
- /*
- * A 32-bit kernel might be running on a 64-bit processor. But
- * if we're on a 32-bit processor and an i-cache incoherency
- * or race makes us see a 64-bit instruction here the sdl/sdr
- * would blow up, so for now we don't handle unaligned 64-bit
- * instructions on 32-bit kernels.
- */
- if (!access_ok(VERIFY_READ, addr, 4))
- goto sigbus;
- LoadWU(addr, value, res);
- if (res)
- goto fault;
- MIPS16e_compute_return_epc(regs, &oldinst);
- regs->regs[reg] = value;
- break;
- #endif /* CONFIG_64BIT */
- /* Cannot handle 64-bit instructions in 32-bit kernel */
- goto sigill;
- case MIPS16e_ld_op:
- loadDW:
- #ifdef CONFIG_64BIT
- /*
- * A 32-bit kernel might be running on a 64-bit processor. But
- * if we're on a 32-bit processor and an i-cache incoherency
- * or race makes us see a 64-bit instruction here the sdl/sdr
- * would blow up, so for now we don't handle unaligned 64-bit
- * instructions on 32-bit kernels.
- */
- if (!access_ok(VERIFY_READ, addr, 8))
- goto sigbus;
- LoadDW(addr, value, res);
- if (res)
- goto fault;
- MIPS16e_compute_return_epc(regs, &oldinst);
- regs->regs[reg] = value;
- break;
- #endif /* CONFIG_64BIT */
- /* Cannot handle 64-bit instructions in 32-bit kernel */
- goto sigill;
- case MIPS16e_sh_op:
- if (!access_ok(VERIFY_WRITE, addr, 2))
- goto sigbus;
- MIPS16e_compute_return_epc(regs, &oldinst);
- value = regs->regs[reg];
- StoreHW(addr, value, res);
- if (res)
- goto fault;
- break;
- case MIPS16e_sw_op:
- case MIPS16e_swsp_op:
- case MIPS16e_i8_op: /* actually - MIPS16e_swrasp_func */
- if (!access_ok(VERIFY_WRITE, addr, 4))
- goto sigbus;
- MIPS16e_compute_return_epc(regs, &oldinst);
- value = regs->regs[reg];
- StoreW(addr, value, res);
- if (res)
- goto fault;
- break;
- case MIPS16e_sd_op:
- writeDW:
- #ifdef CONFIG_64BIT
- /*
- * A 32-bit kernel might be running on a 64-bit processor. But
- * if we're on a 32-bit processor and an i-cache incoherency
- * or race makes us see a 64-bit instruction here the sdl/sdr
- * would blow up, so for now we don't handle unaligned 64-bit
- * instructions on 32-bit kernels.
- */
- if (!access_ok(VERIFY_WRITE, addr, 8))
- goto sigbus;
- MIPS16e_compute_return_epc(regs, &oldinst);
- value = regs->regs[reg];
- StoreDW(addr, value, res);
- if (res)
- goto fault;
- break;
- #endif /* CONFIG_64BIT */
- /* Cannot handle 64-bit instructions in 32-bit kernel */
- goto sigill;
- default:
- /*
- * Pheeee... We encountered an yet unknown instruction or
- * cache coherence problem. Die sucker, die ...
- */
- goto sigill;
- }
- #ifdef CONFIG_DEBUG_FS
- unaligned_instructions++;
- #endif
- return;
- fault:
- /* roll back jump/branch */
- regs->cp0_epc = origpc;
- regs->regs[31] = orig31;
- /* Did we have an exception handler installed? */
- if (fixup_exception(regs))
- return;
- die_if_kernel("Unhandled kernel unaligned access", regs);
- force_sig(SIGSEGV, current);
- return;
- sigbus:
- die_if_kernel("Unhandled kernel unaligned access", regs);
- force_sig(SIGBUS, current);
- return;
- sigill:
- die_if_kernel
- ("Unhandled kernel unaligned access or invalid instruction", regs);
- force_sig(SIGILL, current);
- }
- asmlinkage void do_ade(struct pt_regs *regs)
- {
- enum ctx_state prev_state;
- unsigned int __user *pc;
- mm_segment_t seg;
- prev_state = exception_enter();
- perf_sw_event(PERF_COUNT_SW_ALIGNMENT_FAULTS,
- 1, regs, regs->cp0_badvaddr);
- /*
- * Did we catch a fault trying to load an instruction?
- */
- if (regs->cp0_badvaddr == regs->cp0_epc)
- goto sigbus;
- if (user_mode(regs) && !test_thread_flag(TIF_FIXADE))
- goto sigbus;
- if (unaligned_action == UNALIGNED_ACTION_SIGNAL)
- goto sigbus;
- /*
- * Do branch emulation only if we didn't forward the exception.
- * This is all so but ugly ...
- */
- /*
- * Are we running in microMIPS mode?
- */
- if (get_isa16_mode(regs->cp0_epc)) {
- /*
- * Did we catch a fault trying to load an instruction in
- * 16-bit mode?
- */
- if (regs->cp0_badvaddr == msk_isa16_mode(regs->cp0_epc))
- goto sigbus;
- if (unaligned_action == UNALIGNED_ACTION_SHOW)
- show_registers(regs);
- if (cpu_has_mmips) {
- seg = get_fs();
- if (!user_mode(regs))
- set_fs(KERNEL_DS);
- emulate_load_store_microMIPS(regs,
- (void __user *)regs->cp0_badvaddr);
- set_fs(seg);
- return;
- }
- if (cpu_has_mips16) {
- seg = get_fs();
- if (!user_mode(regs))
- set_fs(KERNEL_DS);
- emulate_load_store_MIPS16e(regs,
- (void __user *)regs->cp0_badvaddr);
- set_fs(seg);
- return;
- }
- goto sigbus;
- }
- if (unaligned_action == UNALIGNED_ACTION_SHOW)
- show_registers(regs);
- pc = (unsigned int __user *)exception_epc(regs);
- seg = get_fs();
- if (!user_mode(regs))
- set_fs(KERNEL_DS);
- emulate_load_store_insn(regs, (void __user *)regs->cp0_badvaddr, pc);
- set_fs(seg);
- return;
- sigbus:
- die_if_kernel("Kernel unaligned instruction access", regs);
- force_sig(SIGBUS, current);
- /*
- * XXX On return from the signal handler we should advance the epc
- */
- exception_exit(prev_state);
- }
- #ifdef CONFIG_DEBUG_FS
- extern struct dentry *mips_debugfs_dir;
- static int __init debugfs_unaligned(void)
- {
- struct dentry *d;
- if (!mips_debugfs_dir)
- return -ENODEV;
- d = debugfs_create_u32("unaligned_instructions", S_IRUGO,
- mips_debugfs_dir, &unaligned_instructions);
- if (!d)
- return -ENOMEM;
- d = debugfs_create_u32("unaligned_action", S_IRUGO | S_IWUSR,
- mips_debugfs_dir, &unaligned_action);
- if (!d)
- return -ENOMEM;
- return 0;
- }
- __initcall(debugfs_unaligned);
- #endif
|