m32700ut_pld.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260
  1. #ifndef _M32700UT_M32700UT_PLD_H
  2. #define _M32700UT_M32700UT_PLD_H
  3. /*
  4. * include/asm-m32r/m32700ut/m32700ut_pld.h
  5. *
  6. * Definitions for Programmable Logic Device(PLD) on M32700UT board.
  7. *
  8. * Copyright (c) 2002 Takeo Takahashi
  9. *
  10. * This file is subject to the terms and conditions of the GNU General
  11. * Public License. See the file "COPYING" in the main directory of
  12. * this archive for more details.
  13. */
  14. #if defined(CONFIG_PLAT_M32700UT) || defined(CONFIG_PLAT_USRV)
  15. #define PLD_PLAT_BASE 0x04c00000
  16. #else
  17. #error "no platform configuration"
  18. #endif
  19. #ifndef __ASSEMBLY__
  20. /*
  21. * C functions use non-cache address.
  22. */
  23. #define PLD_BASE (PLD_PLAT_BASE /* + NONCACHE_OFFSET */)
  24. #define __reg8 (volatile unsigned char *)
  25. #define __reg16 (volatile unsigned short *)
  26. #define __reg32 (volatile unsigned int *)
  27. #else
  28. #define PLD_BASE (PLD_PLAT_BASE + NONCACHE_OFFSET)
  29. #define __reg8
  30. #define __reg16
  31. #define __reg32
  32. #endif /* __ASSEMBLY__ */
  33. /* CFC */
  34. #define PLD_CFRSTCR __reg16(PLD_BASE + 0x0000)
  35. #define PLD_CFSTS __reg16(PLD_BASE + 0x0002)
  36. #define PLD_CFIMASK __reg16(PLD_BASE + 0x0004)
  37. #define PLD_CFBUFCR __reg16(PLD_BASE + 0x0006)
  38. #define PLD_CFVENCR __reg16(PLD_BASE + 0x0008)
  39. #define PLD_CFCR0 __reg16(PLD_BASE + 0x000a)
  40. #define PLD_CFCR1 __reg16(PLD_BASE + 0x000c)
  41. #define PLD_IDERSTCR __reg16(PLD_BASE + 0x0010)
  42. /* MMC */
  43. #define PLD_MMCCR __reg16(PLD_BASE + 0x4000)
  44. #define PLD_MMCMOD __reg16(PLD_BASE + 0x4002)
  45. #define PLD_MMCSTS __reg16(PLD_BASE + 0x4006)
  46. #define PLD_MMCBAUR __reg16(PLD_BASE + 0x400a)
  47. #define PLD_MMCCMDBCUT __reg16(PLD_BASE + 0x400c)
  48. #define PLD_MMCCDTBCUT __reg16(PLD_BASE + 0x400e)
  49. #define PLD_MMCDET __reg16(PLD_BASE + 0x4010)
  50. #define PLD_MMCWP __reg16(PLD_BASE + 0x4012)
  51. #define PLD_MMCWDATA __reg16(PLD_BASE + 0x5000)
  52. #define PLD_MMCRDATA __reg16(PLD_BASE + 0x6000)
  53. #define PLD_MMCCMDDATA __reg16(PLD_BASE + 0x7000)
  54. #define PLD_MMCRSPDATA __reg16(PLD_BASE + 0x7006)
  55. /* ICU
  56. * ICUISTS: status register
  57. * ICUIREQ0: request register
  58. * ICUIREQ1: request register
  59. * ICUCR3: control register for CFIREQ# interrupt
  60. * ICUCR4: control register for CFC Card insert interrupt
  61. * ICUCR5: control register for CFC Card eject interrupt
  62. * ICUCR6: control register for external interrupt
  63. * ICUCR11: control register for MMC Card insert/eject interrupt
  64. * ICUCR13: control register for SC error interrupt
  65. * ICUCR14: control register for SC receive interrupt
  66. * ICUCR15: control register for SC send interrupt
  67. * ICUCR16: control register for SIO0 receive interrupt
  68. * ICUCR17: control register for SIO0 send interrupt
  69. */
  70. #if !defined(CONFIG_PLAT_USRV)
  71. #define PLD_IRQ_INT0 (M32700UT_PLD_IRQ_BASE + 0) /* None */
  72. #define PLD_IRQ_INT1 (M32700UT_PLD_IRQ_BASE + 1) /* reserved */
  73. #define PLD_IRQ_INT2 (M32700UT_PLD_IRQ_BASE + 2) /* reserved */
  74. #define PLD_IRQ_CFIREQ (M32700UT_PLD_IRQ_BASE + 3) /* CF IREQ */
  75. #define PLD_IRQ_CFC_INSERT (M32700UT_PLD_IRQ_BASE + 4) /* CF Insert */
  76. #define PLD_IRQ_CFC_EJECT (M32700UT_PLD_IRQ_BASE + 5) /* CF Eject */
  77. #define PLD_IRQ_EXINT (M32700UT_PLD_IRQ_BASE + 6) /* EXINT */
  78. #define PLD_IRQ_INT7 (M32700UT_PLD_IRQ_BASE + 7) /* reserved */
  79. #define PLD_IRQ_INT8 (M32700UT_PLD_IRQ_BASE + 8) /* reserved */
  80. #define PLD_IRQ_INT9 (M32700UT_PLD_IRQ_BASE + 9) /* reserved */
  81. #define PLD_IRQ_INT10 (M32700UT_PLD_IRQ_BASE + 10) /* reserved */
  82. #define PLD_IRQ_MMCCARD (M32700UT_PLD_IRQ_BASE + 11) /* MMC Insert/Eject */
  83. #define PLD_IRQ_INT12 (M32700UT_PLD_IRQ_BASE + 12) /* reserved */
  84. #define PLD_IRQ_SC_ERROR (M32700UT_PLD_IRQ_BASE + 13) /* SC error */
  85. #define PLD_IRQ_SC_RCV (M32700UT_PLD_IRQ_BASE + 14) /* SC receive */
  86. #define PLD_IRQ_SC_SND (M32700UT_PLD_IRQ_BASE + 15) /* SC send */
  87. #define PLD_IRQ_SIO0_RCV (M32700UT_PLD_IRQ_BASE + 16) /* SIO receive */
  88. #define PLD_IRQ_SIO0_SND (M32700UT_PLD_IRQ_BASE + 17) /* SIO send */
  89. #define PLD_IRQ_INT18 (M32700UT_PLD_IRQ_BASE + 18) /* reserved */
  90. #define PLD_IRQ_INT19 (M32700UT_PLD_IRQ_BASE + 19) /* reserved */
  91. #define PLD_IRQ_INT20 (M32700UT_PLD_IRQ_BASE + 20) /* reserved */
  92. #define PLD_IRQ_INT21 (M32700UT_PLD_IRQ_BASE + 21) /* reserved */
  93. #define PLD_IRQ_INT22 (M32700UT_PLD_IRQ_BASE + 22) /* reserved */
  94. #define PLD_IRQ_INT23 (M32700UT_PLD_IRQ_BASE + 23) /* reserved */
  95. #define PLD_IRQ_INT24 (M32700UT_PLD_IRQ_BASE + 24) /* reserved */
  96. #define PLD_IRQ_INT25 (M32700UT_PLD_IRQ_BASE + 25) /* reserved */
  97. #define PLD_IRQ_INT26 (M32700UT_PLD_IRQ_BASE + 26) /* reserved */
  98. #define PLD_IRQ_INT27 (M32700UT_PLD_IRQ_BASE + 27) /* reserved */
  99. #define PLD_IRQ_INT28 (M32700UT_PLD_IRQ_BASE + 28) /* reserved */
  100. #define PLD_IRQ_INT29 (M32700UT_PLD_IRQ_BASE + 29) /* reserved */
  101. #define PLD_IRQ_INT30 (M32700UT_PLD_IRQ_BASE + 30) /* reserved */
  102. #define PLD_IRQ_INT31 (M32700UT_PLD_IRQ_BASE + 31) /* reserved */
  103. #else /* CONFIG_PLAT_USRV */
  104. #define PLD_IRQ_INT0 (M32700UT_PLD_IRQ_BASE + 0) /* None */
  105. #define PLD_IRQ_INT1 (M32700UT_PLD_IRQ_BASE + 1) /* reserved */
  106. #define PLD_IRQ_INT2 (M32700UT_PLD_IRQ_BASE + 2) /* reserved */
  107. #define PLD_IRQ_CF0 (M32700UT_PLD_IRQ_BASE + 3) /* CF0# */
  108. #define PLD_IRQ_CF1 (M32700UT_PLD_IRQ_BASE + 4) /* CF1# */
  109. #define PLD_IRQ_CF2 (M32700UT_PLD_IRQ_BASE + 5) /* CF2# */
  110. #define PLD_IRQ_CF3 (M32700UT_PLD_IRQ_BASE + 6) /* CF3# */
  111. #define PLD_IRQ_CF4 (M32700UT_PLD_IRQ_BASE + 7) /* CF4# */
  112. #define PLD_IRQ_INT8 (M32700UT_PLD_IRQ_BASE + 8) /* reserved */
  113. #define PLD_IRQ_INT9 (M32700UT_PLD_IRQ_BASE + 9) /* reserved */
  114. #define PLD_IRQ_INT10 (M32700UT_PLD_IRQ_BASE + 10) /* reserved */
  115. #define PLD_IRQ_INT11 (M32700UT_PLD_IRQ_BASE + 11) /* reserved */
  116. #define PLD_IRQ_UART0 (M32700UT_PLD_IRQ_BASE + 12) /* UARTIRQ0 */
  117. #define PLD_IRQ_UART1 (M32700UT_PLD_IRQ_BASE + 13) /* UARTIRQ1 */
  118. #define PLD_IRQ_INT14 (M32700UT_PLD_IRQ_BASE + 14) /* reserved */
  119. #define PLD_IRQ_INT15 (M32700UT_PLD_IRQ_BASE + 15) /* reserved */
  120. #define PLD_IRQ_SNDINT (M32700UT_PLD_IRQ_BASE + 16) /* SNDINT# */
  121. #define PLD_IRQ_INT17 (M32700UT_PLD_IRQ_BASE + 17) /* reserved */
  122. #define PLD_IRQ_INT18 (M32700UT_PLD_IRQ_BASE + 18) /* reserved */
  123. #define PLD_IRQ_INT19 (M32700UT_PLD_IRQ_BASE + 19) /* reserved */
  124. #define PLD_IRQ_INT20 (M32700UT_PLD_IRQ_BASE + 20) /* reserved */
  125. #define PLD_IRQ_INT21 (M32700UT_PLD_IRQ_BASE + 21) /* reserved */
  126. #define PLD_IRQ_INT22 (M32700UT_PLD_IRQ_BASE + 22) /* reserved */
  127. #define PLD_IRQ_INT23 (M32700UT_PLD_IRQ_BASE + 23) /* reserved */
  128. #define PLD_IRQ_INT24 (M32700UT_PLD_IRQ_BASE + 24) /* reserved */
  129. #define PLD_IRQ_INT25 (M32700UT_PLD_IRQ_BASE + 25) /* reserved */
  130. #define PLD_IRQ_INT26 (M32700UT_PLD_IRQ_BASE + 26) /* reserved */
  131. #define PLD_IRQ_INT27 (M32700UT_PLD_IRQ_BASE + 27) /* reserved */
  132. #define PLD_IRQ_INT28 (M32700UT_PLD_IRQ_BASE + 28) /* reserved */
  133. #define PLD_IRQ_INT29 (M32700UT_PLD_IRQ_BASE + 29) /* reserved */
  134. #define PLD_IRQ_INT30 (M32700UT_PLD_IRQ_BASE + 30) /* reserved */
  135. #endif /* CONFIG_PLAT_USRV */
  136. #define PLD_ICUISTS __reg16(PLD_BASE + 0x8002)
  137. #define PLD_ICUISTS_VECB_MASK (0xf000)
  138. #define PLD_ICUISTS_VECB(x) ((x) & PLD_ICUISTS_VECB_MASK)
  139. #define PLD_ICUISTS_ISN_MASK (0x07c0)
  140. #define PLD_ICUISTS_ISN(x) ((x) & PLD_ICUISTS_ISN_MASK)
  141. #define PLD_ICUIREQ0 __reg16(PLD_BASE + 0x8004)
  142. #define PLD_ICUIREQ1 __reg16(PLD_BASE + 0x8006)
  143. #define PLD_ICUCR1 __reg16(PLD_BASE + 0x8100)
  144. #define PLD_ICUCR2 __reg16(PLD_BASE + 0x8102)
  145. #define PLD_ICUCR3 __reg16(PLD_BASE + 0x8104)
  146. #define PLD_ICUCR4 __reg16(PLD_BASE + 0x8106)
  147. #define PLD_ICUCR5 __reg16(PLD_BASE + 0x8108)
  148. #define PLD_ICUCR6 __reg16(PLD_BASE + 0x810a)
  149. #define PLD_ICUCR7 __reg16(PLD_BASE + 0x810c)
  150. #define PLD_ICUCR8 __reg16(PLD_BASE + 0x810e)
  151. #define PLD_ICUCR9 __reg16(PLD_BASE + 0x8110)
  152. #define PLD_ICUCR10 __reg16(PLD_BASE + 0x8112)
  153. #define PLD_ICUCR11 __reg16(PLD_BASE + 0x8114)
  154. #define PLD_ICUCR12 __reg16(PLD_BASE + 0x8116)
  155. #define PLD_ICUCR13 __reg16(PLD_BASE + 0x8118)
  156. #define PLD_ICUCR14 __reg16(PLD_BASE + 0x811a)
  157. #define PLD_ICUCR15 __reg16(PLD_BASE + 0x811c)
  158. #define PLD_ICUCR16 __reg16(PLD_BASE + 0x811e)
  159. #define PLD_ICUCR17 __reg16(PLD_BASE + 0x8120)
  160. #define PLD_ICUCR_IEN (0x1000)
  161. #define PLD_ICUCR_IREQ (0x0100)
  162. #define PLD_ICUCR_ISMOD00 (0x0000) /* Low edge */
  163. #define PLD_ICUCR_ISMOD01 (0x0010) /* Low level */
  164. #define PLD_ICUCR_ISMOD02 (0x0020) /* High edge */
  165. #define PLD_ICUCR_ISMOD03 (0x0030) /* High level */
  166. #define PLD_ICUCR_ILEVEL0 (0x0000)
  167. #define PLD_ICUCR_ILEVEL1 (0x0001)
  168. #define PLD_ICUCR_ILEVEL2 (0x0002)
  169. #define PLD_ICUCR_ILEVEL3 (0x0003)
  170. #define PLD_ICUCR_ILEVEL4 (0x0004)
  171. #define PLD_ICUCR_ILEVEL5 (0x0005)
  172. #define PLD_ICUCR_ILEVEL6 (0x0006)
  173. #define PLD_ICUCR_ILEVEL7 (0x0007)
  174. /* Power Control of MMC and CF */
  175. #define PLD_CPCR __reg16(PLD_BASE + 0x14000)
  176. #define PLD_CPCR_CF 0x0001
  177. #define PLD_CPCR_MMC 0x0002
  178. /* LED Control
  179. *
  180. * 1: DIP swich side
  181. * 2: Reset switch side
  182. */
  183. #define PLD_IOLEDCR __reg16(PLD_BASE + 0x14002)
  184. #define PLD_IOLED_1_ON 0x001
  185. #define PLD_IOLED_1_OFF 0x000
  186. #define PLD_IOLED_2_ON 0x002
  187. #define PLD_IOLED_2_OFF 0x000
  188. /* DIP Switch
  189. * 0: Write-protect of Flash Memory (0:protected, 1:non-protected)
  190. * 1: -
  191. * 2: -
  192. * 3: -
  193. */
  194. #define PLD_IOSWSTS __reg16(PLD_BASE + 0x14004)
  195. #define PLD_IOSWSTS_IOSW2 0x0200
  196. #define PLD_IOSWSTS_IOSW1 0x0100
  197. #define PLD_IOSWSTS_IOWP0 0x0001
  198. /* CRC */
  199. #define PLD_CRC7DATA __reg16(PLD_BASE + 0x18000)
  200. #define PLD_CRC7INDATA __reg16(PLD_BASE + 0x18002)
  201. #define PLD_CRC16DATA __reg16(PLD_BASE + 0x18004)
  202. #define PLD_CRC16INDATA __reg16(PLD_BASE + 0x18006)
  203. #define PLD_CRC16ADATA __reg16(PLD_BASE + 0x18008)
  204. #define PLD_CRC16AINDATA __reg16(PLD_BASE + 0x1800a)
  205. /* RTC */
  206. #define PLD_RTCCR __reg16(PLD_BASE + 0x1c000)
  207. #define PLD_RTCBAUR __reg16(PLD_BASE + 0x1c002)
  208. #define PLD_RTCWRDATA __reg16(PLD_BASE + 0x1c004)
  209. #define PLD_RTCRDDATA __reg16(PLD_BASE + 0x1c006)
  210. #define PLD_RTCRSTODT __reg16(PLD_BASE + 0x1c008)
  211. /* SIO0 */
  212. #define PLD_ESIO0CR __reg16(PLD_BASE + 0x20000)
  213. #define PLD_ESIO0CR_TXEN 0x0001
  214. #define PLD_ESIO0CR_RXEN 0x0002
  215. #define PLD_ESIO0MOD0 __reg16(PLD_BASE + 0x20002)
  216. #define PLD_ESIO0MOD0_CTSS 0x0040
  217. #define PLD_ESIO0MOD0_RTSS 0x0080
  218. #define PLD_ESIO0MOD1 __reg16(PLD_BASE + 0x20004)
  219. #define PLD_ESIO0MOD1_LMFS 0x0010
  220. #define PLD_ESIO0STS __reg16(PLD_BASE + 0x20006)
  221. #define PLD_ESIO0STS_TEMP 0x0001
  222. #define PLD_ESIO0STS_TXCP 0x0002
  223. #define PLD_ESIO0STS_RXCP 0x0004
  224. #define PLD_ESIO0STS_TXSC 0x0100
  225. #define PLD_ESIO0STS_RXSC 0x0200
  226. #define PLD_ESIO0STS_TXREADY (PLD_ESIO0STS_TXCP | PLD_ESIO0STS_TEMP)
  227. #define PLD_ESIO0INTCR __reg16(PLD_BASE + 0x20008)
  228. #define PLD_ESIO0INTCR_TXIEN 0x0002
  229. #define PLD_ESIO0INTCR_RXCEN 0x0004
  230. #define PLD_ESIO0BAUR __reg16(PLD_BASE + 0x2000a)
  231. #define PLD_ESIO0TXB __reg16(PLD_BASE + 0x2000c)
  232. #define PLD_ESIO0RXB __reg16(PLD_BASE + 0x2000e)
  233. /* SIM Card */
  234. #define PLD_SCCR __reg16(PLD_BASE + 0x38000)
  235. #define PLD_SCMOD __reg16(PLD_BASE + 0x38004)
  236. #define PLD_SCSTS __reg16(PLD_BASE + 0x38006)
  237. #define PLD_SCINTCR __reg16(PLD_BASE + 0x38008)
  238. #define PLD_SCBAUR __reg16(PLD_BASE + 0x3800a)
  239. #define PLD_SCTXB __reg16(PLD_BASE + 0x3800c)
  240. #define PLD_SCRXB __reg16(PLD_BASE + 0x3800e)
  241. #endif /* _M32700UT_M32700UT_PLD.H */