tms320c6474.dtsi 1.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990
  1. / {
  2. #address-cells = <1>;
  3. #size-cells = <1>;
  4. cpus {
  5. #address-cells = <1>;
  6. #size-cells = <0>;
  7. cpu@0 {
  8. device_type = "cpu";
  9. reg = <0>;
  10. model = "ti,c64x+";
  11. };
  12. cpu@1 {
  13. device_type = "cpu";
  14. reg = <1>;
  15. model = "ti,c64x+";
  16. };
  17. cpu@2 {
  18. device_type = "cpu";
  19. reg = <2>;
  20. model = "ti,c64x+";
  21. };
  22. };
  23. soc {
  24. compatible = "simple-bus";
  25. model = "tms320c6474";
  26. #address-cells = <1>;
  27. #size-cells = <1>;
  28. ranges;
  29. core_pic: interrupt-controller {
  30. interrupt-controller;
  31. #interrupt-cells = <1>;
  32. compatible = "ti,c64x+core-pic";
  33. };
  34. megamod_pic: interrupt-controller@1800000 {
  35. compatible = "ti,c64x+megamod-pic";
  36. interrupt-controller;
  37. #interrupt-cells = <1>;
  38. reg = <0x1800000 0x1000>;
  39. interrupt-parent = <&core_pic>;
  40. };
  41. cache-controller@1840000 {
  42. compatible = "ti,c64x+cache";
  43. reg = <0x01840000 0x8400>;
  44. };
  45. timer3: timer@2940000 {
  46. compatible = "ti,c64x+timer64";
  47. ti,core-mask = < 0x04 >;
  48. reg = <0x2940000 0x40>;
  49. };
  50. timer4: timer@2950000 {
  51. compatible = "ti,c64x+timer64";
  52. ti,core-mask = < 0x02 >;
  53. reg = <0x2950000 0x40>;
  54. };
  55. timer5: timer@2960000 {
  56. compatible = "ti,c64x+timer64";
  57. ti,core-mask = < 0x01 >;
  58. reg = <0x2960000 0x40>;
  59. };
  60. device-state-controller@2880800 {
  61. compatible = "ti,c64x+dscr";
  62. reg = <0x02880800 0x400>;
  63. ti,dscr-devstat = <0x004>;
  64. ti,dscr-silicon-rev = <0x014 28 0xf>;
  65. ti,dscr-mac-fuse-regs = <0x34 3 4 5 6
  66. 0x38 0 0 1 2>;
  67. };
  68. clock-controller@29a0000 {
  69. compatible = "ti,c6474-pll", "ti,c64x+pll";
  70. reg = <0x029a0000 0x200>;
  71. ti,c64x+pll-bypass-delay = <120>;
  72. ti,c64x+pll-reset-delay = <30000>;
  73. ti,c64x+pll-lock-delay = <60000>;
  74. };
  75. };
  76. };