r8a7793-clock.h 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168
  1. /*
  2. * r8a7793 clock definition
  3. *
  4. * Copyright (C) 2014 Renesas Electronics Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; version 2 of the License.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #ifndef __DT_BINDINGS_CLOCK_R8A7793_H__
  16. #define __DT_BINDINGS_CLOCK_R8A7793_H__
  17. /* CPG */
  18. #define R8A7793_CLK_MAIN 0
  19. #define R8A7793_CLK_PLL0 1
  20. #define R8A7793_CLK_PLL1 2
  21. #define R8A7793_CLK_PLL3 3
  22. #define R8A7793_CLK_LB 4
  23. #define R8A7793_CLK_QSPI 5
  24. #define R8A7793_CLK_SDH 6
  25. #define R8A7793_CLK_SD0 7
  26. #define R8A7793_CLK_Z 8
  27. #define R8A7793_CLK_RCAN 9
  28. #define R8A7793_CLK_ADSP 10
  29. /* MSTP0 */
  30. #define R8A7793_CLK_MSIOF0 0
  31. /* MSTP1 */
  32. #define R8A7793_CLK_VCP0 1
  33. #define R8A7793_CLK_VPC0 3
  34. #define R8A7793_CLK_SSP1 9
  35. #define R8A7793_CLK_TMU1 11
  36. #define R8A7793_CLK_3DG 12
  37. #define R8A7793_CLK_2DDMAC 15
  38. #define R8A7793_CLK_FDP1_1 18
  39. #define R8A7793_CLK_FDP1_0 19
  40. #define R8A7793_CLK_TMU3 21
  41. #define R8A7793_CLK_TMU2 22
  42. #define R8A7793_CLK_CMT0 24
  43. #define R8A7793_CLK_TMU0 25
  44. #define R8A7793_CLK_VSP1_DU1 27
  45. #define R8A7793_CLK_VSP1_DU0 28
  46. #define R8A7793_CLK_VSP1_S 31
  47. /* MSTP2 */
  48. #define R8A7793_CLK_SCIFA2 2
  49. #define R8A7793_CLK_SCIFA1 3
  50. #define R8A7793_CLK_SCIFA0 4
  51. #define R8A7793_CLK_MSIOF2 5
  52. #define R8A7793_CLK_SCIFB0 6
  53. #define R8A7793_CLK_SCIFB1 7
  54. #define R8A7793_CLK_MSIOF1 8
  55. #define R8A7793_CLK_SCIFB2 16
  56. #define R8A7793_CLK_SYS_DMAC1 18
  57. #define R8A7793_CLK_SYS_DMAC0 19
  58. /* MSTP3 */
  59. #define R8A7793_CLK_TPU0 4
  60. #define R8A7793_CLK_SDHI2 11
  61. #define R8A7793_CLK_SDHI1 12
  62. #define R8A7793_CLK_SDHI0 14
  63. #define R8A7793_CLK_MMCIF0 15
  64. #define R8A7793_CLK_IIC0 18
  65. #define R8A7793_CLK_PCIEC 19
  66. #define R8A7793_CLK_IIC1 23
  67. #define R8A7793_CLK_SSUSB 28
  68. #define R8A7793_CLK_CMT1 29
  69. #define R8A7793_CLK_USBDMAC0 30
  70. #define R8A7793_CLK_USBDMAC1 31
  71. /* MSTP4 */
  72. #define R8A7793_CLK_IRQC 7
  73. #define R8A7793_CLK_INTC_SYS 8
  74. /* MSTP5 */
  75. #define R8A7793_CLK_AUDIO_DMAC1 1
  76. #define R8A7793_CLK_AUDIO_DMAC0 2
  77. #define R8A7793_CLK_ADSP_MOD 6
  78. #define R8A7793_CLK_THERMAL 22
  79. #define R8A7793_CLK_PWM 23
  80. /* MSTP7 */
  81. #define R8A7793_CLK_EHCI 3
  82. #define R8A7793_CLK_HSUSB 4
  83. #define R8A7793_CLK_HSCIF2 13
  84. #define R8A7793_CLK_SCIF5 14
  85. #define R8A7793_CLK_SCIF4 15
  86. #define R8A7793_CLK_HSCIF1 16
  87. #define R8A7793_CLK_HSCIF0 17
  88. #define R8A7793_CLK_SCIF3 18
  89. #define R8A7793_CLK_SCIF2 19
  90. #define R8A7793_CLK_SCIF1 20
  91. #define R8A7793_CLK_SCIF0 21
  92. #define R8A7793_CLK_DU1 23
  93. #define R8A7793_CLK_DU0 24
  94. #define R8A7793_CLK_LVDS0 26
  95. /* MSTP8 */
  96. #define R8A7793_CLK_IPMMU_SGX 0
  97. #define R8A7793_CLK_VIN2 9
  98. #define R8A7793_CLK_VIN1 10
  99. #define R8A7793_CLK_VIN0 11
  100. #define R8A7793_CLK_ETHER 13
  101. #define R8A7793_CLK_SATA1 14
  102. #define R8A7793_CLK_SATA0 15
  103. /* MSTP9 */
  104. #define R8A7793_CLK_GPIO7 4
  105. #define R8A7793_CLK_GPIO6 5
  106. #define R8A7793_CLK_GPIO5 7
  107. #define R8A7793_CLK_GPIO4 8
  108. #define R8A7793_CLK_GPIO3 9
  109. #define R8A7793_CLK_GPIO2 10
  110. #define R8A7793_CLK_GPIO1 11
  111. #define R8A7793_CLK_GPIO0 12
  112. #define R8A7793_CLK_RCAN1 15
  113. #define R8A7793_CLK_RCAN0 16
  114. #define R8A7793_CLK_QSPI_MOD 17
  115. #define R8A7793_CLK_I2C5 25
  116. #define R8A7793_CLK_IICDVFS 26
  117. #define R8A7793_CLK_I2C4 27
  118. #define R8A7793_CLK_I2C3 28
  119. #define R8A7793_CLK_I2C2 29
  120. #define R8A7793_CLK_I2C1 30
  121. #define R8A7793_CLK_I2C0 31
  122. /* MSTP10 */
  123. #define R8A7793_CLK_SSI_ALL 5
  124. #define R8A7793_CLK_SSI9 6
  125. #define R8A7793_CLK_SSI8 7
  126. #define R8A7793_CLK_SSI7 8
  127. #define R8A7793_CLK_SSI6 9
  128. #define R8A7793_CLK_SSI5 10
  129. #define R8A7793_CLK_SSI4 11
  130. #define R8A7793_CLK_SSI3 12
  131. #define R8A7793_CLK_SSI2 13
  132. #define R8A7793_CLK_SSI1 14
  133. #define R8A7793_CLK_SSI0 15
  134. #define R8A7793_CLK_SCU_ALL 17
  135. #define R8A7793_CLK_SCU_DVC1 18
  136. #define R8A7793_CLK_SCU_DVC0 19
  137. #define R8A7793_CLK_SCU_CTU1_MIX1 20
  138. #define R8A7793_CLK_SCU_CTU0_MIX0 21
  139. #define R8A7793_CLK_SCU_SRC9 22
  140. #define R8A7793_CLK_SCU_SRC8 23
  141. #define R8A7793_CLK_SCU_SRC7 24
  142. #define R8A7793_CLK_SCU_SRC6 25
  143. #define R8A7793_CLK_SCU_SRC5 26
  144. #define R8A7793_CLK_SCU_SRC4 27
  145. #define R8A7793_CLK_SCU_SRC3 28
  146. #define R8A7793_CLK_SCU_SRC2 29
  147. #define R8A7793_CLK_SCU_SRC1 30
  148. #define R8A7793_CLK_SCU_SRC0 31
  149. /* MSTP11 */
  150. #define R8A7793_CLK_SCIFA3 6
  151. #define R8A7793_CLK_SCIFA4 7
  152. #define R8A7793_CLK_SCIFA5 8
  153. #endif /* __DT_BINDINGS_CLOCK_R8A7793_H__ */