marvell,pxa910.h 1.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. #ifndef __DTS_MARVELL_PXA910_CLOCK_H
  3. #define __DTS_MARVELL_PXA910_CLOCK_H
  4. /* fixed clocks and plls */
  5. #define PXA910_CLK_CLK32 1
  6. #define PXA910_CLK_VCTCXO 2
  7. #define PXA910_CLK_PLL1 3
  8. #define PXA910_CLK_PLL1_2 8
  9. #define PXA910_CLK_PLL1_4 9
  10. #define PXA910_CLK_PLL1_8 10
  11. #define PXA910_CLK_PLL1_16 11
  12. #define PXA910_CLK_PLL1_6 12
  13. #define PXA910_CLK_PLL1_12 13
  14. #define PXA910_CLK_PLL1_24 14
  15. #define PXA910_CLK_PLL1_48 15
  16. #define PXA910_CLK_PLL1_96 16
  17. #define PXA910_CLK_PLL1_13 17
  18. #define PXA910_CLK_PLL1_13_1_5 18
  19. #define PXA910_CLK_PLL1_2_1_5 19
  20. #define PXA910_CLK_PLL1_3_16 20
  21. #define PXA910_CLK_PLL1_192 21
  22. #define PXA910_CLK_UART_PLL 27
  23. #define PXA910_CLK_USB_PLL 28
  24. /* apb periphrals */
  25. #define PXA910_CLK_TWSI0 60
  26. #define PXA910_CLK_TWSI1 61
  27. #define PXA910_CLK_TWSI2 62
  28. #define PXA910_CLK_TWSI3 63
  29. #define PXA910_CLK_GPIO 64
  30. #define PXA910_CLK_KPC 65
  31. #define PXA910_CLK_RTC 66
  32. #define PXA910_CLK_PWM0 67
  33. #define PXA910_CLK_PWM1 68
  34. #define PXA910_CLK_PWM2 69
  35. #define PXA910_CLK_PWM3 70
  36. #define PXA910_CLK_UART0 71
  37. #define PXA910_CLK_UART1 72
  38. #define PXA910_CLK_UART2 73
  39. #define PXA910_CLK_SSP0 74
  40. #define PXA910_CLK_SSP1 75
  41. #define PXA910_CLK_TIMER0 76
  42. #define PXA910_CLK_TIMER1 77
  43. /* axi periphrals */
  44. #define PXA910_CLK_DFC 100
  45. #define PXA910_CLK_SDH0 101
  46. #define PXA910_CLK_SDH1 102
  47. #define PXA910_CLK_SDH2 103
  48. #define PXA910_CLK_USB 104
  49. #define PXA910_CLK_SPH 105
  50. #define PXA910_CLK_DISP0 106
  51. #define PXA910_CLK_CCIC0 107
  52. #define PXA910_CLK_CCIC0_PHY 108
  53. #define PXA910_CLK_CCIC0_SPHY 109
  54. #define PXA910_NR_CLKS 200
  55. #endif