phy-berlin-sata.c 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Marvell Berlin SATA PHY driver
  4. *
  5. * Copyright (C) 2014 Marvell Technology Group Ltd.
  6. *
  7. * Antoine Ténart <antoine.tenart@free-electrons.com>
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/module.h>
  11. #include <linux/phy/phy.h>
  12. #include <linux/io.h>
  13. #include <linux/platform_device.h>
  14. #define HOST_VSA_ADDR 0x0
  15. #define HOST_VSA_DATA 0x4
  16. #define PORT_SCR_CTL 0x2c
  17. #define PORT_VSR_ADDR 0x78
  18. #define PORT_VSR_DATA 0x7c
  19. #define CONTROL_REGISTER 0x0
  20. #define MBUS_SIZE_CONTROL 0x4
  21. #define POWER_DOWN_PHY0 BIT(6)
  22. #define POWER_DOWN_PHY1 BIT(14)
  23. #define MBUS_WRITE_REQUEST_SIZE_128 (BIT(2) << 16)
  24. #define MBUS_READ_REQUEST_SIZE_128 (BIT(2) << 19)
  25. #define BG2_PHY_BASE 0x080
  26. #define BG2Q_PHY_BASE 0x200
  27. /* register 0x01 */
  28. #define REF_FREF_SEL_25 BIT(0)
  29. #define PHY_MODE_SATA (0x0 << 5)
  30. /* register 0x02 */
  31. #define USE_MAX_PLL_RATE BIT(12)
  32. /* register 0x23 */
  33. #define DATA_BIT_WIDTH_10 (0x0 << 10)
  34. #define DATA_BIT_WIDTH_20 (0x1 << 10)
  35. #define DATA_BIT_WIDTH_40 (0x2 << 10)
  36. /* register 0x25 */
  37. #define PHY_GEN_MAX_1_5 (0x0 << 10)
  38. #define PHY_GEN_MAX_3_0 (0x1 << 10)
  39. #define PHY_GEN_MAX_6_0 (0x2 << 10)
  40. struct phy_berlin_desc {
  41. struct phy *phy;
  42. u32 power_bit;
  43. unsigned index;
  44. };
  45. struct phy_berlin_priv {
  46. void __iomem *base;
  47. spinlock_t lock;
  48. struct clk *clk;
  49. struct phy_berlin_desc **phys;
  50. unsigned nphys;
  51. u32 phy_base;
  52. };
  53. static inline void phy_berlin_sata_reg_setbits(void __iomem *ctrl_reg,
  54. u32 phy_base, u32 reg, u32 mask, u32 val)
  55. {
  56. u32 regval;
  57. /* select register */
  58. writel(phy_base + reg, ctrl_reg + PORT_VSR_ADDR);
  59. /* set bits */
  60. regval = readl(ctrl_reg + PORT_VSR_DATA);
  61. regval &= ~mask;
  62. regval |= val;
  63. writel(regval, ctrl_reg + PORT_VSR_DATA);
  64. }
  65. static int phy_berlin_sata_power_on(struct phy *phy)
  66. {
  67. struct phy_berlin_desc *desc = phy_get_drvdata(phy);
  68. struct phy_berlin_priv *priv = dev_get_drvdata(phy->dev.parent);
  69. void __iomem *ctrl_reg = priv->base + 0x60 + (desc->index * 0x80);
  70. u32 regval;
  71. clk_prepare_enable(priv->clk);
  72. spin_lock(&priv->lock);
  73. /* Power on PHY */
  74. writel(CONTROL_REGISTER, priv->base + HOST_VSA_ADDR);
  75. regval = readl(priv->base + HOST_VSA_DATA);
  76. regval &= ~desc->power_bit;
  77. writel(regval, priv->base + HOST_VSA_DATA);
  78. /* Configure MBus */
  79. writel(MBUS_SIZE_CONTROL, priv->base + HOST_VSA_ADDR);
  80. regval = readl(priv->base + HOST_VSA_DATA);
  81. regval |= MBUS_WRITE_REQUEST_SIZE_128 | MBUS_READ_REQUEST_SIZE_128;
  82. writel(regval, priv->base + HOST_VSA_DATA);
  83. /* set PHY mode and ref freq to 25 MHz */
  84. phy_berlin_sata_reg_setbits(ctrl_reg, priv->phy_base, 0x01,
  85. 0x00ff, REF_FREF_SEL_25 | PHY_MODE_SATA);
  86. /* set PHY up to 6 Gbps */
  87. phy_berlin_sata_reg_setbits(ctrl_reg, priv->phy_base, 0x25,
  88. 0x0c00, PHY_GEN_MAX_6_0);
  89. /* set 40 bits width */
  90. phy_berlin_sata_reg_setbits(ctrl_reg, priv->phy_base, 0x23,
  91. 0x0c00, DATA_BIT_WIDTH_40);
  92. /* use max pll rate */
  93. phy_berlin_sata_reg_setbits(ctrl_reg, priv->phy_base, 0x02,
  94. 0x0000, USE_MAX_PLL_RATE);
  95. /* set Gen3 controller speed */
  96. regval = readl(ctrl_reg + PORT_SCR_CTL);
  97. regval &= ~GENMASK(7, 4);
  98. regval |= 0x30;
  99. writel(regval, ctrl_reg + PORT_SCR_CTL);
  100. spin_unlock(&priv->lock);
  101. clk_disable_unprepare(priv->clk);
  102. return 0;
  103. }
  104. static int phy_berlin_sata_power_off(struct phy *phy)
  105. {
  106. struct phy_berlin_desc *desc = phy_get_drvdata(phy);
  107. struct phy_berlin_priv *priv = dev_get_drvdata(phy->dev.parent);
  108. u32 regval;
  109. clk_prepare_enable(priv->clk);
  110. spin_lock(&priv->lock);
  111. /* Power down PHY */
  112. writel(CONTROL_REGISTER, priv->base + HOST_VSA_ADDR);
  113. regval = readl(priv->base + HOST_VSA_DATA);
  114. regval |= desc->power_bit;
  115. writel(regval, priv->base + HOST_VSA_DATA);
  116. spin_unlock(&priv->lock);
  117. clk_disable_unprepare(priv->clk);
  118. return 0;
  119. }
  120. static struct phy *phy_berlin_sata_phy_xlate(struct device *dev,
  121. struct of_phandle_args *args)
  122. {
  123. struct phy_berlin_priv *priv = dev_get_drvdata(dev);
  124. int i;
  125. if (WARN_ON(args->args[0] >= priv->nphys))
  126. return ERR_PTR(-ENODEV);
  127. for (i = 0; i < priv->nphys; i++) {
  128. if (priv->phys[i]->index == args->args[0])
  129. break;
  130. }
  131. if (i == priv->nphys)
  132. return ERR_PTR(-ENODEV);
  133. return priv->phys[i]->phy;
  134. }
  135. static const struct phy_ops phy_berlin_sata_ops = {
  136. .power_on = phy_berlin_sata_power_on,
  137. .power_off = phy_berlin_sata_power_off,
  138. .owner = THIS_MODULE,
  139. };
  140. static u32 phy_berlin_power_down_bits[] = {
  141. POWER_DOWN_PHY0,
  142. POWER_DOWN_PHY1,
  143. };
  144. static int phy_berlin_sata_probe(struct platform_device *pdev)
  145. {
  146. struct device *dev = &pdev->dev;
  147. struct device_node *child;
  148. struct phy *phy;
  149. struct phy_provider *phy_provider;
  150. struct phy_berlin_priv *priv;
  151. struct resource *res;
  152. int ret, i = 0;
  153. u32 phy_id;
  154. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  155. if (!priv)
  156. return -ENOMEM;
  157. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  158. if (!res)
  159. return -EINVAL;
  160. priv->base = devm_ioremap(dev, res->start, resource_size(res));
  161. if (!priv->base)
  162. return -ENOMEM;
  163. priv->clk = devm_clk_get(dev, NULL);
  164. if (IS_ERR(priv->clk))
  165. return PTR_ERR(priv->clk);
  166. priv->nphys = of_get_child_count(dev->of_node);
  167. if (priv->nphys == 0)
  168. return -ENODEV;
  169. priv->phys = devm_kcalloc(dev, priv->nphys, sizeof(*priv->phys),
  170. GFP_KERNEL);
  171. if (!priv->phys)
  172. return -ENOMEM;
  173. if (of_device_is_compatible(dev->of_node, "marvell,berlin2-sata-phy"))
  174. priv->phy_base = BG2_PHY_BASE;
  175. else
  176. priv->phy_base = BG2Q_PHY_BASE;
  177. dev_set_drvdata(dev, priv);
  178. spin_lock_init(&priv->lock);
  179. for_each_available_child_of_node(dev->of_node, child) {
  180. struct phy_berlin_desc *phy_desc;
  181. if (of_property_read_u32(child, "reg", &phy_id)) {
  182. dev_err(dev, "missing reg property in node %s\n",
  183. child->name);
  184. ret = -EINVAL;
  185. goto put_child;
  186. }
  187. if (phy_id >= ARRAY_SIZE(phy_berlin_power_down_bits)) {
  188. dev_err(dev, "invalid reg in node %s\n", child->name);
  189. ret = -EINVAL;
  190. goto put_child;
  191. }
  192. phy_desc = devm_kzalloc(dev, sizeof(*phy_desc), GFP_KERNEL);
  193. if (!phy_desc) {
  194. ret = -ENOMEM;
  195. goto put_child;
  196. }
  197. phy = devm_phy_create(dev, NULL, &phy_berlin_sata_ops);
  198. if (IS_ERR(phy)) {
  199. dev_err(dev, "failed to create PHY %d\n", phy_id);
  200. ret = PTR_ERR(phy);
  201. goto put_child;
  202. }
  203. phy_desc->phy = phy;
  204. phy_desc->power_bit = phy_berlin_power_down_bits[phy_id];
  205. phy_desc->index = phy_id;
  206. phy_set_drvdata(phy, phy_desc);
  207. priv->phys[i++] = phy_desc;
  208. /* Make sure the PHY is off */
  209. phy_berlin_sata_power_off(phy);
  210. }
  211. phy_provider =
  212. devm_of_phy_provider_register(dev, phy_berlin_sata_phy_xlate);
  213. return PTR_ERR_OR_ZERO(phy_provider);
  214. put_child:
  215. of_node_put(child);
  216. return ret;
  217. }
  218. static const struct of_device_id phy_berlin_sata_of_match[] = {
  219. { .compatible = "marvell,berlin2-sata-phy" },
  220. { .compatible = "marvell,berlin2q-sata-phy" },
  221. { },
  222. };
  223. MODULE_DEVICE_TABLE(of, phy_berlin_sata_of_match);
  224. static struct platform_driver phy_berlin_sata_driver = {
  225. .probe = phy_berlin_sata_probe,
  226. .driver = {
  227. .name = "phy-berlin-sata",
  228. .of_match_table = phy_berlin_sata_of_match,
  229. },
  230. };
  231. module_platform_driver(phy_berlin_sata_driver);
  232. MODULE_DESCRIPTION("Marvell Berlin SATA PHY driver");
  233. MODULE_AUTHOR("Antoine Ténart <antoine.tenart@free-electrons.com>");
  234. MODULE_LICENSE("GPL v2");