hns_dsaf_reg.h 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100
  1. /*
  2. * Copyright (c) 2014-2015 Hisilicon Limited.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. */
  9. #ifndef _DSAF_REG_H_
  10. #define _DSAF_REG_H_
  11. #include <linux/regmap.h>
  12. #define HNS_DEBUG_RING_IRQ_IDX 0
  13. #define HNS_SERVICE_RING_IRQ_IDX 59
  14. #define HNSV2_SERVICE_RING_IRQ_IDX 25
  15. #define DSAF_MAX_PORT_NUM 6
  16. #define DSAF_MAX_VM_NUM 128
  17. #define DSAF_COMM_DEV_NUM 1
  18. #define DSAF_PPE_INODE_BASE 6
  19. #define DSAF_DEBUG_NW_NUM 2
  20. #define DSAF_SERVICE_NW_NUM 6
  21. #define DSAF_COMM_CHN DSAF_SERVICE_NW_NUM
  22. #define DSAF_GE_NUM ((DSAF_SERVICE_NW_NUM) + (DSAF_DEBUG_NW_NUM))
  23. #define DSAF_XGE_NUM DSAF_SERVICE_NW_NUM
  24. #define DSAF_PORT_TYPE_NUM 3
  25. #define DSAF_NODE_NUM 18
  26. #define DSAF_XOD_BIG_NUM DSAF_NODE_NUM
  27. #define DSAF_SBM_NUM DSAF_NODE_NUM
  28. #define DSAFV2_SBM_NUM 8
  29. #define DSAFV2_SBM_XGE_CHN 6
  30. #define DSAFV2_SBM_PPE_CHN 1
  31. #define DASFV2_ROCEE_CRD_NUM 1
  32. #define DSAF_VOQ_NUM DSAF_NODE_NUM
  33. #define DSAF_INODE_NUM DSAF_NODE_NUM
  34. #define DSAF_XOD_NUM 8
  35. #define DSAF_TBL_NUM 8
  36. #define DSAF_SW_PORT_NUM 8
  37. #define DSAF_TOTAL_QUEUE_NUM 129
  38. /* reserved a tcam entry for each port to support promisc by fuzzy match */
  39. #define DSAFV2_MAC_FUZZY_TCAM_NUM DSAF_MAX_PORT_NUM
  40. #define DSAF_TCAM_SUM 512
  41. #define DSAF_LINE_SUM (2048 * 14)
  42. #define DSAF_SUB_SC_NT_SRAM_CLK_SEL_REG 0x100
  43. #define DSAF_SUB_SC_HILINK3_CRG_CTRL0_REG 0x180
  44. #define DSAF_SUB_SC_HILINK3_CRG_CTRL1_REG 0x184
  45. #define DSAF_SUB_SC_HILINK3_CRG_CTRL2_REG 0x188
  46. #define DSAF_SUB_SC_HILINK3_CRG_CTRL3_REG 0x18C
  47. #define DSAF_SUB_SC_HILINK4_CRG_CTRL0_REG 0x190
  48. #define DSAF_SUB_SC_HILINK4_CRG_CTRL1_REG 0x194
  49. #define DSAF_SUB_SC_DSAF_CLK_EN_REG 0x300
  50. #define DSAF_SUB_SC_DSAF_CLK_DIS_REG 0x304
  51. #define DSAF_SUB_SC_NT_CLK_EN_REG 0x308
  52. #define DSAF_SUB_SC_NT_CLK_DIS_REG 0x30C
  53. #define DSAF_SUB_SC_XGE_CLK_EN_REG 0x310
  54. #define DSAF_SUB_SC_XGE_CLK_DIS_REG 0x314
  55. #define DSAF_SUB_SC_GE_CLK_EN_REG 0x318
  56. #define DSAF_SUB_SC_GE_CLK_DIS_REG 0x31C
  57. #define DSAF_SUB_SC_PPE_CLK_EN_REG 0x320
  58. #define DSAF_SUB_SC_PPE_CLK_DIS_REG 0x324
  59. #define DSAF_SUB_SC_RCB_PPE_COM_CLK_EN_REG 0x350
  60. #define DSAF_SUB_SC_RCB_PPE_COM_CLK_DIS_REG 0x354
  61. #define DSAF_SUB_SC_XBAR_RESET_REQ_REG 0xA00
  62. #define DSAF_SUB_SC_XBAR_RESET_DREQ_REG 0xA04
  63. #define DSAF_SUB_SC_NT_RESET_REQ_REG 0xA08
  64. #define DSAF_SUB_SC_NT_RESET_DREQ_REG 0xA0C
  65. #define DSAF_SUB_SC_XGE_RESET_REQ_REG 0xA10
  66. #define DSAF_SUB_SC_XGE_RESET_DREQ_REG 0xA14
  67. #define DSAF_SUB_SC_GE_RESET_REQ0_REG 0xA18
  68. #define DSAF_SUB_SC_GE_RESET_DREQ0_REG 0xA1C
  69. #define DSAF_SUB_SC_GE_RESET_REQ1_REG 0xA20
  70. #define DSAF_SUB_SC_GE_RESET_DREQ1_REG 0xA24
  71. #define DSAF_SUB_SC_PPE_RESET_REQ_REG 0xA48
  72. #define DSAF_SUB_SC_PPE_RESET_DREQ_REG 0xA4C
  73. #define DSAF_SUB_SC_RCB_PPE_COM_RESET_REQ_REG 0xA88
  74. #define DSAF_SUB_SC_RCB_PPE_COM_RESET_DREQ_REG 0xA8C
  75. #define DSAF_SUB_SC_DSAF_RESET_REQ_REG 0xAA8
  76. #define DSAF_SUB_SC_DSAF_RESET_DREQ_REG 0xAAC
  77. #define DSAF_SUB_SC_ROCEE_RESET_REQ_REG 0xA50
  78. #define DSAF_SUB_SC_ROCEE_RESET_DREQ_REG 0xA54
  79. #define DSAF_SUB_SC_ROCEE_CLK_DIS_REG 0x32C
  80. #define DSAF_SUB_SC_ROCEE_CLK_EN_REG 0x328
  81. #define DSAF_SUB_SC_LIGHT_MODULE_DETECT_EN_REG 0x2060
  82. #define DSAF_SUB_SC_TCAM_MBIST_EN_REG 0x2300
  83. #define DSAF_SUB_SC_DSAF_CLK_ST_REG 0x5300
  84. #define DSAF_SUB_SC_NT_CLK_ST_REG 0x5304
  85. #define DSAF_SUB_SC_XGE_CLK_ST_REG 0x5308
  86. #define DSAF_SUB_SC_GE_CLK_ST_REG 0x530C
  87. #define DSAF_SUB_SC_PPE_CLK_ST_REG 0x5310
  88. #define DSAF_SUB_SC_ROCEE_CLK_ST_REG 0x5314
  89. #define DSAF_SUB_SC_CPU_CLK_ST_REG 0x5318
  90. #define DSAF_SUB_SC_RCB_PPE_COM_CLK_ST_REG 0x5328
  91. #define DSAF_SUB_SC_XBAR_RESET_ST_REG 0x5A00
  92. #define DSAF_SUB_SC_NT_RESET_ST_REG 0x5A04
  93. #define DSAF_SUB_SC_XGE_RESET_ST_REG 0x5A08
  94. #define DSAF_SUB_SC_GE_RESET_ST0_REG 0x5A0C
  95. #define DSAF_SUB_SC_GE_RESET_ST1_REG 0x5A10
  96. #define DSAF_SUB_SC_PPE_RESET_ST_REG 0x5A24
  97. #define DSAF_SUB_SC_RCB_PPE_COM_RESET_ST_REG 0x5A44
  98. /*serdes offset**/
  99. #define HNS_MAC_HILINK3_REG DSAF_SUB_SC_HILINK3_CRG_CTRL0_REG
  100. #define HNS_MAC_HILINK4_REG DSAF_SUB_SC_HILINK4_CRG_CTRL0_REG
  101. #define HNS_MAC_HILINK3V2_REG DSAF_SUB_SC_HILINK3_CRG_CTRL1_REG
  102. #define HNS_MAC_HILINK4V2_REG DSAF_SUB_SC_HILINK4_CRG_CTRL1_REG
  103. #define HNS_MAC_LANE0_CTLEDFE_REG 0x000BFFCCULL
  104. #define HNS_MAC_LANE1_CTLEDFE_REG 0x000BFFBCULL
  105. #define HNS_MAC_LANE2_CTLEDFE_REG 0x000BFFACULL
  106. #define HNS_MAC_LANE3_CTLEDFE_REG 0x000BFF9CULL
  107. #define HNS_MAC_LANE0_STATE_REG 0x000BFFD4ULL
  108. #define HNS_MAC_LANE1_STATE_REG 0x000BFFC4ULL
  109. #define HNS_MAC_LANE2_STATE_REG 0x000BFFB4ULL
  110. #define HNS_MAC_LANE3_STATE_REG 0x000BFFA4ULL
  111. #define HILINK_RESET_TIMOUT 10000
  112. #define DSAF_SRAM_INIT_OVER_0_REG 0x0
  113. #define DSAF_CFG_0_REG 0x4
  114. #define DSAF_ECC_ERR_INVERT_0_REG 0x8
  115. #define DSAF_ABNORMAL_TIMEOUT_0_REG 0x1C
  116. #define DSAF_FSM_TIMEOUT_0_REG 0x20
  117. #define DSAF_DSA_REG_CNT_CLR_CE_REG 0x2C
  118. #define DSAF_DSA_SBM_INF_FIFO_THRD_REG 0x30
  119. #define DSAF_DSA_SRAM_1BIT_ECC_SEL_REG 0x34
  120. #define DSAF_DSA_SRAM_1BIT_ECC_CNT_REG 0x38
  121. #define DSAF_PFC_EN_0_REG 0x50
  122. #define DSAF_PFC_UNIT_CNT_0_REG 0x70
  123. #define DSAF_XGE_INT_MSK_0_REG 0x100
  124. #define DSAF_PPE_INT_MSK_0_REG 0x120
  125. #define DSAF_ROCEE_INT_MSK_0_REG 0x140
  126. #define DSAF_XGE_INT_SRC_0_REG 0x160
  127. #define DSAF_PPE_INT_SRC_0_REG 0x180
  128. #define DSAF_ROCEE_INT_SRC_0_REG 0x1A0
  129. #define DSAF_XGE_INT_STS_0_REG 0x1C0
  130. #define DSAF_PPE_INT_STS_0_REG 0x1E0
  131. #define DSAF_ROCEE_INT_STS_0_REG 0x200
  132. #define DSAFV2_SERDES_LBK_0_REG 0x220
  133. #define DSAF_PAUSE_CFG_REG 0x240
  134. #define DSAF_ROCE_PORT_MAP_REG 0x2A0
  135. #define DSAF_ROCE_SL_MAP_REG 0x2A4
  136. #define DSAF_PPE_QID_CFG_0_REG 0x300
  137. #define DSAF_SW_PORT_TYPE_0_REG 0x320
  138. #define DSAF_STP_PORT_TYPE_0_REG 0x340
  139. #define DSAF_MIX_DEF_QID_0_REG 0x360
  140. #define DSAF_PORT_DEF_VLAN_0_REG 0x380
  141. #define DSAF_VM_DEF_VLAN_0_REG 0x400
  142. #define DSAF_INODE_CUT_THROUGH_CFG_0_REG 0x1000
  143. #define DSAF_INODE_ECC_INVERT_EN_0_REG 0x1008
  144. #define DSAF_INODE_ECC_ERR_ADDR_0_REG 0x100C
  145. #define DSAF_INODE_IN_PORT_NUM_0_REG 0x1018
  146. #define DSAF_INODE_PRI_TC_CFG_0_REG 0x101C
  147. #define DSAF_INODE_BP_STATUS_0_REG 0x1020
  148. #define DSAF_INODE_PAD_DISCARD_NUM_0_REG 0x1028
  149. #define DSAF_INODE_FINAL_IN_MAN_NUM_0_REG 0x102C
  150. #define DSAF_INODE_FINAL_IN_PKT_NUM_0_REG 0x1030
  151. #define DSAF_INODE_SBM_PID_NUM_0_REG 0x1038
  152. #define DSAF_INODE_FINAL_IN_PAUSE_NUM_0_REG 0x103C
  153. #define DSAFV2_INODE_FINAL_IN_PAUSE_NUM_0_REG 0x1024
  154. #define DSAF_INODE_SBM_RELS_NUM_0_REG 0x104C
  155. #define DSAF_INODE_SBM_DROP_NUM_0_REG 0x1050
  156. #define DSAF_INODE_CRC_FALSE_NUM_0_REG 0x1054
  157. #define DSAF_INODE_BP_DISCARD_NUM_0_REG 0x1058
  158. #define DSAF_INODE_RSLT_DISCARD_NUM_0_REG 0x105C
  159. #define DSAF_INODE_LOCAL_ADDR_FALSE_NUM_0_REG 0x1060
  160. #define DSAF_INODE_VOQ_OVER_NUM_0_REG 0x1068
  161. #define DSAF_INODE_BD_SAVE_STATUS_0_REG 0x1900
  162. #define DSAF_INODE_BD_ORDER_STATUS_0_REG 0x1950
  163. #define DSAF_INODE_SW_VLAN_TAG_DISC_0_REG 0x1A00
  164. #define DSAF_INODE_IN_DATA_STP_DISC_0_REG 0x1A50
  165. #define DSAF_INODE_GE_FC_EN_0_REG 0x1B00
  166. #define DSAF_INODE_VC0_IN_PKT_NUM_0_REG 0x1B50
  167. #define DSAF_INODE_VC1_IN_PKT_NUM_0_REG 0x103C
  168. #define DSAF_INODE_IN_PRIO_PAUSE_BASE_REG 0x1C00
  169. #define DSAF_INODE_IN_PRIO_PAUSE_BASE_OFFSET 0x100
  170. #define DSAF_INODE_IN_PRIO_PAUSE_OFFSET 0x50
  171. #define DSAF_SBM_CFG_REG_0_REG 0x2000
  172. #define DSAF_SBM_BP_CFG_0_XGE_REG_0_REG 0x2004
  173. #define DSAF_SBM_BP_CFG_0_PPE_REG_0_REG 0x2304
  174. #define DSAF_SBM_BP_CFG_0_ROCEE_REG_0_REG 0x2604
  175. #define DSAF_SBM_BP_CFG_1_REG_0_REG 0x2008
  176. #define DSAF_SBM_BP_CFG_2_XGE_REG_0_REG 0x200C
  177. #define DSAF_SBM_BP_CFG_2_PPE_REG_0_REG 0x230C
  178. #define DSAF_SBM_BP_CFG_2_ROCEE_REG_0_REG 0x260C
  179. #define DSAF_SBM_ROCEE_CFG_REG_REG 0x2380
  180. #define DSAFV2_SBM_BP_CFG_2_ROCEE_REG_0_REG 0x238C
  181. #define DSAF_SBM_FREE_CNT_0_0_REG 0x2010
  182. #define DSAF_SBM_FREE_CNT_1_0_REG 0x2014
  183. #define DSAF_SBM_BP_CNT_0_0_REG 0x2018
  184. #define DSAF_SBM_BP_CNT_1_0_REG 0x201C
  185. #define DSAF_SBM_BP_CNT_2_0_REG 0x2020
  186. #define DSAF_SBM_BP_CNT_3_0_REG 0x2024
  187. #define DSAF_SBM_INER_ST_0_REG 0x2028
  188. #define DSAF_SBM_MIB_REQ_FAILED_TC_0_REG 0x202C
  189. #define DSAF_SBM_LNK_INPORT_CNT_0_REG 0x2030
  190. #define DSAF_SBM_LNK_DROP_CNT_0_REG 0x2034
  191. #define DSAF_SBM_INF_OUTPORT_CNT_0_REG 0x2038
  192. #define DSAF_SBM_LNK_INPORT_TC0_CNT_0_REG 0x203C
  193. #define DSAF_SBM_LNK_INPORT_TC1_CNT_0_REG 0x2040
  194. #define DSAF_SBM_LNK_INPORT_TC2_CNT_0_REG 0x2044
  195. #define DSAF_SBM_LNK_INPORT_TC3_CNT_0_REG 0x2048
  196. #define DSAF_SBM_LNK_INPORT_TC4_CNT_0_REG 0x204C
  197. #define DSAF_SBM_LNK_INPORT_TC5_CNT_0_REG 0x2050
  198. #define DSAF_SBM_LNK_INPORT_TC6_CNT_0_REG 0x2054
  199. #define DSAF_SBM_LNK_INPORT_TC7_CNT_0_REG 0x2058
  200. #define DSAF_SBM_LNK_REQ_CNT_0_REG 0x205C
  201. #define DSAF_SBM_LNK_RELS_CNT_0_REG 0x2060
  202. #define DSAF_SBM_BP_CFG_3_REG_0_REG 0x2068
  203. #define DSAF_SBM_BP_CFG_4_REG_0_REG 0x206C
  204. #define DSAF_XOD_ETS_TSA_TC0_TC3_CFG_0_REG 0x3000
  205. #define DSAF_XOD_ETS_TSA_TC4_TC7_CFG_0_REG 0x3004
  206. #define DSAF_XOD_ETS_BW_TC0_TC3_CFG_0_REG 0x3008
  207. #define DSAF_XOD_ETS_BW_TC4_TC7_CFG_0_REG 0x300C
  208. #define DSAF_XOD_ETS_BW_OFFSET_CFG_0_REG 0x3010
  209. #define DSAF_XOD_ETS_TOKEN_CFG_0_REG 0x3014
  210. #define DSAF_XOD_PFS_CFG_0_0_REG 0x3018
  211. #define DSAF_XOD_PFS_CFG_1_0_REG 0x301C
  212. #define DSAF_XOD_PFS_CFG_2_0_REG 0x3020
  213. #define DSAF_XOD_GNT_L_0_REG 0x3024
  214. #define DSAF_XOD_GNT_H_0_REG 0x3028
  215. #define DSAF_XOD_CONNECT_STATE_0_REG 0x302C
  216. #define DSAF_XOD_RCVPKT_CNT_0_REG 0x3030
  217. #define DSAF_XOD_RCVTC0_CNT_0_REG 0x3034
  218. #define DSAF_XOD_RCVTC1_CNT_0_REG 0x3038
  219. #define DSAF_XOD_RCVTC2_CNT_0_REG 0x303C
  220. #define DSAF_XOD_RCVTC3_CNT_0_REG 0x3040
  221. #define DSAF_XOD_RCVVC0_CNT_0_REG 0x3044
  222. #define DSAF_XOD_RCVVC1_CNT_0_REG 0x3048
  223. #define DSAF_XOD_XGE_RCVIN0_CNT_0_REG 0x304C
  224. #define DSAF_XOD_XGE_RCVIN1_CNT_0_REG 0x3050
  225. #define DSAF_XOD_XGE_RCVIN2_CNT_0_REG 0x3054
  226. #define DSAF_XOD_XGE_RCVIN3_CNT_0_REG 0x3058
  227. #define DSAF_XOD_XGE_RCVIN4_CNT_0_REG 0x305C
  228. #define DSAF_XOD_XGE_RCVIN5_CNT_0_REG 0x3060
  229. #define DSAF_XOD_XGE_RCVIN6_CNT_0_REG 0x3064
  230. #define DSAF_XOD_XGE_RCVIN7_CNT_0_REG 0x3068
  231. #define DSAF_XOD_PPE_RCVIN0_CNT_0_REG 0x306C
  232. #define DSAF_XOD_PPE_RCVIN1_CNT_0_REG 0x3070
  233. #define DSAF_XOD_ROCEE_RCVIN0_CNT_0_REG 0x3074
  234. #define DSAF_XOD_ROCEE_RCVIN1_CNT_0_REG 0x3078
  235. #define DSAF_XOD_FIFO_STATUS_0_REG 0x307C
  236. #define DSAF_XOD_XGE_PFC_PRIO_CNT_BASE_REG 0x3A00
  237. #define DSAF_XOD_XGE_PFC_PRIO_CNT_OFFSET 0x4
  238. #define DSAF_VOQ_ECC_INVERT_EN_0_REG 0x4004
  239. #define DSAF_VOQ_SRAM_PKT_NUM_0_REG 0x4008
  240. #define DSAF_VOQ_IN_PKT_NUM_0_REG 0x400C
  241. #define DSAF_VOQ_OUT_PKT_NUM_0_REG 0x4010
  242. #define DSAF_VOQ_ECC_ERR_ADDR_0_REG 0x4014
  243. #define DSAF_VOQ_BP_STATUS_0_REG 0x4018
  244. #define DSAF_VOQ_SPUP_IDLE_0_REG 0x401C
  245. #define DSAF_VOQ_XGE_XOD_REQ_0_0_REG 0x4024
  246. #define DSAF_VOQ_XGE_XOD_REQ_1_0_REG 0x4028
  247. #define DSAF_VOQ_PPE_XOD_REQ_0_REG 0x402C
  248. #define DSAF_VOQ_ROCEE_XOD_REQ_0_REG 0x4030
  249. #define DSAF_VOQ_BP_ALL_THRD_0_REG 0x4034
  250. #define DSAF_TBL_CTRL_0_REG 0x5000
  251. #define DSAF_TBL_INT_MSK_0_REG 0x5004
  252. #define DSAF_TBL_INT_SRC_0_REG 0x5008
  253. #define DSAF_TBL_INT_STS_0_REG 0x5100
  254. #define DSAF_TBL_TCAM_ADDR_0_REG 0x500C
  255. #define DSAF_TBL_LINE_ADDR_0_REG 0x5010
  256. #define DSAF_TBL_TCAM_HIGH_0_REG 0x5014
  257. #define DSAF_TBL_TCAM_LOW_0_REG 0x5018
  258. #define DSAF_TBL_TCAM_MCAST_CFG_4_0_REG 0x501C
  259. #define DSAF_TBL_TCAM_MCAST_CFG_3_0_REG 0x5020
  260. #define DSAF_TBL_TCAM_MCAST_CFG_2_0_REG 0x5024
  261. #define DSAF_TBL_TCAM_MCAST_CFG_1_0_REG 0x5028
  262. #define DSAF_TBL_TCAM_MCAST_CFG_0_0_REG 0x502C
  263. #define DSAF_TBL_TCAM_UCAST_CFG_0_REG 0x5030
  264. #define DSAF_TBL_LIN_CFG_0_REG 0x5034
  265. #define DSAF_TBL_TCAM_RDATA_HIGH_0_REG 0x5038
  266. #define DSAF_TBL_TCAM_RDATA_LOW_0_REG 0x503C
  267. #define DSAF_TBL_TCAM_RAM_RDATA4_0_REG 0x5040
  268. #define DSAF_TBL_TCAM_RAM_RDATA3_0_REG 0x5044
  269. #define DSAF_TBL_TCAM_RAM_RDATA2_0_REG 0x5048
  270. #define DSAF_TBL_TCAM_RAM_RDATA1_0_REG 0x504C
  271. #define DSAF_TBL_TCAM_RAM_RDATA0_0_REG 0x5050
  272. #define DSAF_TBL_LIN_RDATA_0_REG 0x5054
  273. #define DSAF_TBL_DA0_MIS_INFO1_0_REG 0x5058
  274. #define DSAF_TBL_DA0_MIS_INFO0_0_REG 0x505C
  275. #define DSAF_TBL_SA_MIS_INFO2_0_REG 0x5104
  276. #define DSAF_TBL_SA_MIS_INFO1_0_REG 0x5098
  277. #define DSAF_TBL_SA_MIS_INFO0_0_REG 0x509C
  278. #define DSAF_TBL_PUL_0_REG 0x50A0
  279. #define DSAF_TBL_OLD_RSLT_0_REG 0x50A4
  280. #define DSAF_TBL_OLD_SCAN_VAL_0_REG 0x50A8
  281. #define DSAF_TBL_DFX_CTRL_0_REG 0x50AC
  282. #define DSAF_TBL_DFX_STAT_0_REG 0x50B0
  283. #define DSAF_TBL_DFX_STAT_2_0_REG 0x5108
  284. #define DSAF_TBL_LKUP_NUM_I_0_REG 0x50C0
  285. #define DSAF_TBL_LKUP_NUM_O_0_REG 0x50E0
  286. #define DSAF_TBL_UCAST_BCAST_MIS_INFO_0_0_REG 0x510C
  287. #define DSAF_TBL_TCAM_MATCH_CFG_H_REG 0x5130
  288. #define DSAF_TBL_TCAM_MATCH_CFG_L_REG 0x5134
  289. #define DSAF_INODE_FIFO_WL_0_REG 0x6000
  290. #define DSAF_ONODE_FIFO_WL_0_REG 0x6020
  291. #define DSAF_XGE_GE_WORK_MODE_0_REG 0x6040
  292. #define DSAF_XGE_APP_RX_LINK_UP_0_REG 0x6080
  293. #define DSAF_NETPORT_CTRL_SIG_0_REG 0x60A0
  294. #define DSAF_XGE_CTRL_SIG_CFG_0_REG 0x60C0
  295. #define PPE_COM_CFG_QID_MODE_REG 0x0
  296. #define PPE_COM_INTEN_REG 0x110
  297. #define PPE_COM_RINT_REG 0x114
  298. #define PPE_COM_INTSTS_REG 0x118
  299. #define PPE_COM_HIS_RX_PKT_QID_DROP_CNT_REG 0x300
  300. #define PPE_COM_HIS_RX_PKT_QID_OK_CNT_REG 0x600
  301. #define PPE_COM_HIS_TX_PKT_QID_ERR_CNT_REG 0x900
  302. #define PPE_COM_HIS_TX_PKT_QID_OK_CNT_REG 0xC00
  303. #define PPE_COM_COMMON_CNT_CLR_CE_REG 0x1120
  304. #define PPE_CFG_TX_FIFO_THRSLD_REG 0x0
  305. #define PPE_CFG_RX_FIFO_THRSLD_REG 0x4
  306. #define PPE_CFG_RX_FIFO_PAUSE_THRSLD_REG 0x8
  307. #define PPE_CFG_RX_FIFO_SW_BP_THRSLD_REG 0xC
  308. #define PPE_CFG_PAUSE_IDLE_CNT_REG 0x10
  309. #define PPE_CFG_BUS_CTRL_REG 0x40
  310. #define PPE_CFG_TNL_TO_BE_RST_REG 0x48
  311. #define PPE_CURR_TNL_CAN_RST_REG 0x4C
  312. #define PPE_CFG_XGE_MODE_REG 0x80
  313. #define PPE_CFG_MAX_FRAME_LEN_REG 0x84
  314. #define PPE_CFG_RX_PKT_MODE_REG 0x88
  315. #define PPE_CFG_RX_VLAN_TAG_REG 0x8C
  316. #define PPE_CFG_TAG_GEN_REG 0x90
  317. #define PPE_CFG_PARSE_TAG_REG 0x94
  318. #define PPE_CFG_PRO_CHECK_EN_REG 0x98
  319. #define PPEV2_CFG_TSO_EN_REG 0xA0
  320. #define PPEV2_VLAN_STRIP_EN_REG 0xAC
  321. #define PPE_INTEN_REG 0x100
  322. #define PPE_RINT_REG 0x104
  323. #define PPE_INTSTS_REG 0x108
  324. #define PPE_CFG_RX_PKT_INT_REG 0x140
  325. #define PPE_CFG_HEAT_DECT_TIME0_REG 0x144
  326. #define PPE_CFG_HEAT_DECT_TIME1_REG 0x148
  327. #define PPE_HIS_RX_SW_PKT_CNT_REG 0x200
  328. #define PPE_HIS_RX_WR_BD_OK_PKT_CNT_REG 0x204
  329. #define PPE_HIS_RX_PKT_NO_BUF_CNT_REG 0x208
  330. #define PPE_HIS_TX_BD_CNT_REG 0x20C
  331. #define PPE_HIS_TX_PKT_CNT_REG 0x210
  332. #define PPE_HIS_TX_PKT_OK_CNT_REG 0x214
  333. #define PPE_HIS_TX_PKT_EPT_CNT_REG 0x218
  334. #define PPE_HIS_TX_PKT_CS_FAIL_CNT_REG 0x21C
  335. #define PPE_HIS_RX_APP_BUF_FAIL_CNT_REG 0x220
  336. #define PPE_HIS_RX_APP_BUF_WAIT_CNT_REG 0x224
  337. #define PPE_HIS_RX_PKT_DROP_FUL_CNT_REG 0x228
  338. #define PPE_HIS_RX_PKT_DROP_PRT_CNT_REG 0x22C
  339. #define PPE_TNL_0_5_CNT_CLR_CE_REG 0x300
  340. #define PPE_CFG_AXI_DBG_REG 0x304
  341. #define PPE_HIS_PRO_ERR_REG 0x308
  342. #define PPE_HIS_TNL_FIFO_ERR_REG 0x30C
  343. #define PPE_CURR_CFF_DATA_NUM_REG 0x310
  344. #define PPE_CURR_RX_ST_REG 0x314
  345. #define PPE_CURR_TX_ST_REG 0x318
  346. #define PPE_CURR_RX_FIFO0_REG 0x31C
  347. #define PPE_CURR_RX_FIFO1_REG 0x320
  348. #define PPE_CURR_TX_FIFO0_REG 0x324
  349. #define PPE_CURR_TX_FIFO1_REG 0x328
  350. #define PPE_ECO0_REG 0x32C
  351. #define PPE_ECO1_REG 0x330
  352. #define PPE_ECO2_REG 0x334
  353. #define PPEV2_INDRECTION_TBL_REG 0x800
  354. #define PPEV2_RSS_KEY_REG 0x900
  355. #define RCB_COM_CFG_ENDIAN_REG 0x0
  356. #define RCB_COM_CFG_SYS_FSH_REG 0xC
  357. #define RCB_COM_CFG_INIT_FLAG_REG 0x10
  358. #define RCB_COM_CFG_PKT_REG 0x30
  359. #define RCB_COM_CFG_RINVLD_REG 0x34
  360. #define RCB_COM_CFG_FNA_REG 0x38
  361. #define RCB_COM_CFG_FA_REG 0x3C
  362. #define RCB_COM_CFG_PKT_TC_BP_REG 0x40
  363. #define RCB_COM_CFG_PPE_TNL_CLKEN_REG 0x44
  364. #define RCBV2_COM_CFG_USER_REG 0x30
  365. #define RCBV2_COM_CFG_TSO_MODE_REG 0x50
  366. #define RCB_COM_INTMSK_TX_PKT_REG 0x3A0
  367. #define RCB_COM_RINT_TX_PKT_REG 0x3A8
  368. #define RCB_COM_INTMASK_ECC_ERR_REG 0x400
  369. #define RCB_COM_INTSTS_ECC_ERR_REG 0x408
  370. #define RCB_COM_EBD_SRAM_ERR_REG 0x410
  371. #define RCB_COM_RXRING_ERR_REG 0x41C
  372. #define RCB_COM_TXRING_ERR_REG 0x420
  373. #define RCB_COM_TX_FBD_ERR_REG 0x424
  374. #define RCB_SRAM_ECC_CHK_EN_REG 0x428
  375. #define RCB_SRAM_ECC_CHK0_REG 0x42C
  376. #define RCB_SRAM_ECC_CHK1_REG 0x430
  377. #define RCB_SRAM_ECC_CHK2_REG 0x434
  378. #define RCB_SRAM_ECC_CHK3_REG 0x438
  379. #define RCB_SRAM_ECC_CHK4_REG 0x43c
  380. #define RCB_SRAM_ECC_CHK5_REG 0x440
  381. #define RCB_ECC_ERR_ADDR0_REG 0x450
  382. #define RCB_ECC_ERR_ADDR3_REG 0x45C
  383. #define RCB_ECC_ERR_ADDR4_REG 0x460
  384. #define RCB_ECC_ERR_ADDR5_REG 0x464
  385. #define RCB_COM_SF_CFG_INTMASK_RING 0x470
  386. #define RCB_COM_SF_CFG_RING_STS 0x474
  387. #define RCB_COM_SF_CFG_RING 0x478
  388. #define RCB_COM_SF_CFG_INTMASK_BD 0x47C
  389. #define RCB_COM_SF_CFG_BD_RINT_STS 0x480
  390. #define RCB_COM_RCB_RD_BD_BUSY 0x490
  391. #define RCB_COM_RCB_FBD_CRT_EN 0x494
  392. #define RCB_COM_AXI_WR_ERR_INTMASK 0x498
  393. #define RCB_COM_AXI_ERR_STS 0x49C
  394. #define RCB_COM_CHK_TX_FBD_NUM_REG 0x4a0
  395. #define RCB_CFG_BD_NUM_REG 0x9000
  396. #define RCB_CFG_PKTLINE_REG 0x9050
  397. #define RCB_CFG_OVERTIME_REG 0x9300
  398. #define RCB_CFG_PKTLINE_INT_NUM_REG 0x9304
  399. #define RCB_CFG_OVERTIME_INT_NUM_REG 0x9308
  400. #define RCB_PORT_INT_GAPTIME_REG 0x9400
  401. #define RCB_PORT_CFG_OVERTIME_REG 0x9430
  402. #define RCB_RING_RX_RING_BASEADDR_L_REG 0x00000
  403. #define RCB_RING_RX_RING_BASEADDR_H_REG 0x00004
  404. #define RCB_RING_RX_RING_BD_NUM_REG 0x00008
  405. #define RCB_RING_RX_RING_BD_LEN_REG 0x0000C
  406. #define RCB_RING_RX_RING_PKTLINE_REG 0x00010
  407. #define RCB_RING_RX_RING_TAIL_REG 0x00018
  408. #define RCB_RING_RX_RING_HEAD_REG 0x0001C
  409. #define RCB_RING_RX_RING_FBDNUM_REG 0x00020
  410. #define RCB_RING_RX_RING_PKTNUM_RECORD_REG 0x0002C
  411. #define RCB_RING_TX_RING_BASEADDR_L_REG 0x00040
  412. #define RCB_RING_TX_RING_BASEADDR_H_REG 0x00044
  413. #define RCB_RING_TX_RING_BD_NUM_REG 0x00048
  414. #define RCB_RING_TX_RING_BD_LEN_REG 0x0004C
  415. #define RCB_RING_TX_RING_PKTLINE_REG 0x00050
  416. #define RCB_RING_TX_RING_TAIL_REG 0x00058
  417. #define RCB_RING_TX_RING_HEAD_REG 0x0005C
  418. #define RCB_RING_TX_RING_FBDNUM_REG 0x00060
  419. #define RCB_RING_TX_RING_OFFSET_REG 0x00064
  420. #define RCB_RING_TX_RING_PKTNUM_RECORD_REG 0x0006C
  421. #define RCB_RING_PREFETCH_EN_REG 0x0007C
  422. #define RCB_RING_CFG_VF_NUM_REG 0x00080
  423. #define RCB_RING_ASID_REG 0x0008C
  424. #define RCB_RING_RX_VM_REG 0x00090
  425. #define RCB_RING_T0_BE_RST 0x00094
  426. #define RCB_RING_COULD_BE_RST 0x00098
  427. #define RCB_RING_WRR_WEIGHT_REG 0x0009c
  428. #define RCB_RING_INTMSK_RXWL_REG 0x000A0
  429. #define RCB_RING_INTSTS_RX_RING_REG 0x000A4
  430. #define RCBV2_RX_RING_INT_STS_REG 0x000A8
  431. #define RCB_RING_INTMSK_TXWL_REG 0x000AC
  432. #define RCB_RING_INTSTS_TX_RING_REG 0x000B0
  433. #define RCBV2_TX_RING_INT_STS_REG 0x000B4
  434. #define RCB_RING_INTMSK_RX_OVERTIME_REG 0x000B8
  435. #define RCB_RING_INTSTS_RX_OVERTIME_REG 0x000BC
  436. #define RCB_RING_INTMSK_TX_OVERTIME_REG 0x000C4
  437. #define RCB_RING_INTSTS_TX_OVERTIME_REG 0x000C8
  438. #define GMAC_FIFO_STATE_REG 0x0000UL
  439. #define GMAC_DUPLEX_TYPE_REG 0x0008UL
  440. #define GMAC_FD_FC_TYPE_REG 0x000CUL
  441. #define GMAC_TX_WATER_LINE_REG 0x0010UL
  442. #define GMAC_FC_TX_TIMER_REG 0x001CUL
  443. #define GMAC_FD_FC_ADDR_LOW_REG 0x0020UL
  444. #define GMAC_FD_FC_ADDR_HIGH_REG 0x0024UL
  445. #define GMAC_IPG_TX_TIMER_REG 0x0030UL
  446. #define GMAC_PAUSE_THR_REG 0x0038UL
  447. #define GMAC_MAX_FRM_SIZE_REG 0x003CUL
  448. #define GMAC_PORT_MODE_REG 0x0040UL
  449. #define GMAC_PORT_EN_REG 0x0044UL
  450. #define GMAC_PAUSE_EN_REG 0x0048UL
  451. #define GMAC_SHORT_RUNTS_THR_REG 0x0050UL
  452. #define GMAC_AN_NEG_STATE_REG 0x0058UL
  453. #define GMAC_TX_LOCAL_PAGE_REG 0x005CUL
  454. #define GMAC_TRANSMIT_CONTROL_REG 0x0060UL
  455. #define GMAC_REC_FILT_CONTROL_REG 0x0064UL
  456. #define GMAC_PTP_CONFIG_REG 0x0074UL
  457. #define GMAC_RX_OCTETS_TOTAL_OK_REG 0x0080UL
  458. #define GMAC_RX_OCTETS_BAD_REG 0x0084UL
  459. #define GMAC_RX_UC_PKTS_REG 0x0088UL
  460. #define GMAC_RX_MC_PKTS_REG 0x008CUL
  461. #define GMAC_RX_BC_PKTS_REG 0x0090UL
  462. #define GMAC_RX_PKTS_64OCTETS_REG 0x0094UL
  463. #define GMAC_RX_PKTS_65TO127OCTETS_REG 0x0098UL
  464. #define GMAC_RX_PKTS_128TO255OCTETS_REG 0x009CUL
  465. #define GMAC_RX_PKTS_255TO511OCTETS_REG 0x00A0UL
  466. #define GMAC_RX_PKTS_512TO1023OCTETS_REG 0x00A4UL
  467. #define GMAC_RX_PKTS_1024TO1518OCTETS_REG 0x00A8UL
  468. #define GMAC_RX_PKTS_1519TOMAXOCTETS_REG 0x00ACUL
  469. #define GMAC_RX_FCS_ERRORS_REG 0x00B0UL
  470. #define GMAC_RX_TAGGED_REG 0x00B4UL
  471. #define GMAC_RX_DATA_ERR_REG 0x00B8UL
  472. #define GMAC_RX_ALIGN_ERRORS_REG 0x00BCUL
  473. #define GMAC_RX_LONG_ERRORS_REG 0x00C0UL
  474. #define GMAC_RX_JABBER_ERRORS_REG 0x00C4UL
  475. #define GMAC_RX_PAUSE_MACCTRL_FRAM_REG 0x00C8UL
  476. #define GMAC_RX_UNKNOWN_MACCTRL_FRAM_REG 0x00CCUL
  477. #define GMAC_RX_VERY_LONG_ERR_CNT_REG 0x00D0UL
  478. #define GMAC_RX_RUNT_ERR_CNT_REG 0x00D4UL
  479. #define GMAC_RX_SHORT_ERR_CNT_REG 0x00D8UL
  480. #define GMAC_RX_FILT_PKT_CNT_REG 0x00E8UL
  481. #define GMAC_RX_OCTETS_TOTAL_FILT_REG 0x00ECUL
  482. #define GMAC_OCTETS_TRANSMITTED_OK_REG 0x0100UL
  483. #define GMAC_OCTETS_TRANSMITTED_BAD_REG 0x0104UL
  484. #define GMAC_TX_UC_PKTS_REG 0x0108UL
  485. #define GMAC_TX_MC_PKTS_REG 0x010CUL
  486. #define GMAC_TX_BC_PKTS_REG 0x0110UL
  487. #define GMAC_TX_PKTS_64OCTETS_REG 0x0114UL
  488. #define GMAC_TX_PKTS_65TO127OCTETS_REG 0x0118UL
  489. #define GMAC_TX_PKTS_128TO255OCTETS_REG 0x011CUL
  490. #define GMAC_TX_PKTS_255TO511OCTETS_REG 0x0120UL
  491. #define GMAC_TX_PKTS_512TO1023OCTETS_REG 0x0124UL
  492. #define GMAC_TX_PKTS_1024TO1518OCTETS_REG 0x0128UL
  493. #define GMAC_TX_PKTS_1519TOMAXOCTETS_REG 0x012CUL
  494. #define GMAC_TX_EXCESSIVE_LENGTH_DROP_REG 0x014CUL
  495. #define GMAC_TX_UNDERRUN_REG 0x0150UL
  496. #define GMAC_TX_TAGGED_REG 0x0154UL
  497. #define GMAC_TX_CRC_ERROR_REG 0x0158UL
  498. #define GMAC_TX_PAUSE_FRAMES_REG 0x015CUL
  499. #define GAMC_RX_MAX_FRAME 0x0170UL
  500. #define GMAC_LINE_LOOP_BACK_REG 0x01A8UL
  501. #define GMAC_CF_CRC_STRIP_REG 0x01B0UL
  502. #define GMAC_MODE_CHANGE_EN_REG 0x01B4UL
  503. #define GMAC_SIXTEEN_BIT_CNTR_REG 0x01CCUL
  504. #define GMAC_LD_LINK_COUNTER_REG 0x01D0UL
  505. #define GMAC_LOOP_REG 0x01DCUL
  506. #define GMAC_RECV_CONTROL_REG 0x01E0UL
  507. #define GMAC_PCS_RX_EN_REG 0x01E4UL
  508. #define GMAC_VLAN_CODE_REG 0x01E8UL
  509. #define GMAC_RX_OVERRUN_CNT_REG 0x01ECUL
  510. #define GMAC_RX_LENGTHFIELD_ERR_CNT_REG 0x01F4UL
  511. #define GMAC_RX_FAIL_COMMA_CNT_REG 0x01F8UL
  512. #define GMAC_STATION_ADDR_LOW_0_REG 0x0200UL
  513. #define GMAC_STATION_ADDR_HIGH_0_REG 0x0204UL
  514. #define GMAC_STATION_ADDR_LOW_1_REG 0x0208UL
  515. #define GMAC_STATION_ADDR_HIGH_1_REG 0x020CUL
  516. #define GMAC_STATION_ADDR_LOW_2_REG 0x0210UL
  517. #define GMAC_STATION_ADDR_HIGH_2_REG 0x0214UL
  518. #define GMAC_STATION_ADDR_LOW_3_REG 0x0218UL
  519. #define GMAC_STATION_ADDR_HIGH_3_REG 0x021CUL
  520. #define GMAC_STATION_ADDR_LOW_4_REG 0x0220UL
  521. #define GMAC_STATION_ADDR_HIGH_4_REG 0x0224UL
  522. #define GMAC_STATION_ADDR_LOW_5_REG 0x0228UL
  523. #define GMAC_STATION_ADDR_HIGH_5_REG 0x022CUL
  524. #define GMAC_STATION_ADDR_LOW_MSK_0_REG 0x0230UL
  525. #define GMAC_STATION_ADDR_HIGH_MSK_0_REG 0x0234UL
  526. #define GMAC_STATION_ADDR_LOW_MSK_1_REG 0x0238UL
  527. #define GMAC_STATION_ADDR_HIGH_MSK_1_REG 0x023CUL
  528. #define GMAC_MAC_SKIP_LEN_REG 0x0240UL
  529. #define GMAC_TX_LOOP_PKT_PRI_REG 0x0378UL
  530. #define XGMAC_INT_STATUS_REG 0x0
  531. #define XGMAC_INT_ENABLE_REG 0x4
  532. #define XGMAC_INT_SET_REG 0x8
  533. #define XGMAC_IERR_U_INFO_REG 0xC
  534. #define XGMAC_OVF_INFO_REG 0x10
  535. #define XGMAC_OVF_CNT_REG 0x14
  536. #define XGMAC_PORT_MODE_REG 0x40
  537. #define XGMAC_CLK_ENABLE_REG 0x44
  538. #define XGMAC_RESET_REG 0x48
  539. #define XGMAC_LINK_CONTROL_REG 0x50
  540. #define XGMAC_LINK_STATUS_REG 0x54
  541. #define XGMAC_SPARE_REG 0xC0
  542. #define XGMAC_SPARE_CNT_REG 0xC4
  543. #define XGMAC_MAC_ENABLE_REG 0x100
  544. #define XGMAC_MAC_CONTROL_REG 0x104
  545. #define XGMAC_MAC_IPG_REG 0x120
  546. #define XGMAC_MAC_MSG_CRC_EN_REG 0x124
  547. #define XGMAC_MAC_MSG_IMG_REG 0x128
  548. #define XGMAC_MAC_MSG_FC_CFG_REG 0x12C
  549. #define XGMAC_MAC_MSG_TC_CFG_REG 0x130
  550. #define XGMAC_MAC_PAD_SIZE_REG 0x134
  551. #define XGMAC_MAC_MIN_PKT_SIZE_REG 0x138
  552. #define XGMAC_MAC_MAX_PKT_SIZE_REG 0x13C
  553. #define XGMAC_MAC_PAUSE_CTRL_REG 0x160
  554. #define XGMAC_MAC_PAUSE_TIME_REG 0x164
  555. #define XGMAC_MAC_PAUSE_GAP_REG 0x168
  556. #define XGMAC_MAC_PAUSE_LOCAL_MAC_H_REG 0x16C
  557. #define XGMAC_MAC_PAUSE_LOCAL_MAC_L_REG 0x170
  558. #define XGMAC_MAC_PAUSE_PEER_MAC_H_REG 0x174
  559. #define XGMAC_MAC_PAUSE_PEER_MAC_L_REG 0x178
  560. #define XGMAC_MAC_PFC_PRI_EN_REG 0x17C
  561. #define XGMAC_MAC_1588_CTRL_REG 0x180
  562. #define XGMAC_MAC_1588_TX_PORT_DLY_REG 0x184
  563. #define XGMAC_MAC_1588_RX_PORT_DLY_REG 0x188
  564. #define XGMAC_MAC_1588_ASYM_DLY_REG 0x18C
  565. #define XGMAC_MAC_1588_ADJUST_CFG_REG 0x190
  566. #define XGMAC_MAC_Y1731_ETH_TYPE_REG 0x194
  567. #define XGMAC_MAC_MIB_CONTROL_REG 0x198
  568. #define XGMAC_MAC_WAN_RATE_ADJUST_REG 0x19C
  569. #define XGMAC_MAC_TX_ERR_MARK_REG 0x1A0
  570. #define XGMAC_MAC_TX_LF_RF_CONTROL_REG 0x1A4
  571. #define XGMAC_MAC_RX_LF_RF_STATUS_REG 0x1A8
  572. #define XGMAC_MAC_TX_RUNT_PKT_CNT_REG 0x1C0
  573. #define XGMAC_MAC_RX_RUNT_PKT_CNT_REG 0x1C4
  574. #define XGMAC_MAC_RX_PREAM_ERR_PKT_CNT_REG 0x1C8
  575. #define XGMAC_MAC_TX_LF_RF_TERM_PKT_CNT_REG 0x1CC
  576. #define XGMAC_MAC_TX_SN_MISMATCH_PKT_CNT_REG 0x1D0
  577. #define XGMAC_MAC_RX_ERR_MSG_CNT_REG 0x1D4
  578. #define XGMAC_MAC_RX_ERR_EFD_CNT_REG 0x1D8
  579. #define XGMAC_MAC_ERR_INFO_REG 0x1DC
  580. #define XGMAC_MAC_DBG_INFO_REG 0x1E0
  581. #define XGMAC_PCS_BASER_SYNC_THD_REG 0x330
  582. #define XGMAC_PCS_STATUS1_REG 0x404
  583. #define XGMAC_PCS_BASER_STATUS1_REG 0x410
  584. #define XGMAC_PCS_BASER_STATUS2_REG 0x414
  585. #define XGMAC_PCS_BASER_SEEDA_0_REG 0x420
  586. #define XGMAC_PCS_BASER_SEEDA_1_REG 0x424
  587. #define XGMAC_PCS_BASER_SEEDB_0_REG 0x428
  588. #define XGMAC_PCS_BASER_SEEDB_1_REG 0x42C
  589. #define XGMAC_PCS_BASER_TEST_CONTROL_REG 0x430
  590. #define XGMAC_PCS_BASER_TEST_ERR_CNT_REG 0x434
  591. #define XGMAC_PCS_DBG_INFO_REG 0x4C0
  592. #define XGMAC_PCS_DBG_INFO1_REG 0x4C4
  593. #define XGMAC_PCS_DBG_INFO2_REG 0x4C8
  594. #define XGMAC_PCS_DBG_INFO3_REG 0x4CC
  595. #define XGMAC_PMA_ENABLE_REG 0x700
  596. #define XGMAC_PMA_CONTROL_REG 0x704
  597. #define XGMAC_PMA_SIGNAL_STATUS_REG 0x708
  598. #define XGMAC_PMA_DBG_INFO_REG 0x70C
  599. #define XGMAC_PMA_FEC_ABILITY_REG 0x740
  600. #define XGMAC_PMA_FEC_CONTROL_REG 0x744
  601. #define XGMAC_PMA_FEC_CORR_BLOCK_CNT__REG 0x750
  602. #define XGMAC_PMA_FEC_UNCORR_BLOCK_CNT__REG 0x760
  603. #define XGMAC_TX_PKTS_FRAGMENT 0x0000
  604. #define XGMAC_TX_PKTS_UNDERSIZE 0x0008
  605. #define XGMAC_TX_PKTS_UNDERMIN 0x0010
  606. #define XGMAC_TX_PKTS_64OCTETS 0x0018
  607. #define XGMAC_TX_PKTS_65TO127OCTETS 0x0020
  608. #define XGMAC_TX_PKTS_128TO255OCTETS 0x0028
  609. #define XGMAC_TX_PKTS_256TO511OCTETS 0x0030
  610. #define XGMAC_TX_PKTS_512TO1023OCTETS 0x0038
  611. #define XGMAC_TX_PKTS_1024TO1518OCTETS 0x0040
  612. #define XGMAC_TX_PKTS_1519TOMAXOCTETS 0x0048
  613. #define XGMAC_TX_PKTS_1519TOMAXOCTETSOK 0x0050
  614. #define XGMAC_TX_PKTS_OVERSIZE 0x0058
  615. #define XGMAC_TX_PKTS_JABBER 0x0060
  616. #define XGMAC_TX_GOODPKTS 0x0068
  617. #define XGMAC_TX_GOODOCTETS 0x0070
  618. #define XGMAC_TX_TOTAL_PKTS 0x0078
  619. #define XGMAC_TX_TOTALOCTETS 0x0080
  620. #define XGMAC_TX_UNICASTPKTS 0x0088
  621. #define XGMAC_TX_MULTICASTPKTS 0x0090
  622. #define XGMAC_TX_BROADCASTPKTS 0x0098
  623. #define XGMAC_TX_PRI0PAUSEPKTS 0x00a0
  624. #define XGMAC_TX_PRI1PAUSEPKTS 0x00a8
  625. #define XGMAC_TX_PRI2PAUSEPKTS 0x00b0
  626. #define XGMAC_TX_PRI3PAUSEPKTS 0x00b8
  627. #define XGMAC_TX_PRI4PAUSEPKTS 0x00c0
  628. #define XGMAC_TX_PRI5PAUSEPKTS 0x00c8
  629. #define XGMAC_TX_PRI6PAUSEPKTS 0x00d0
  630. #define XGMAC_TX_PRI7PAUSEPKTS 0x00d8
  631. #define XGMAC_TX_MACCTRLPKTS 0x00e0
  632. #define XGMAC_TX_1731PKTS 0x00e8
  633. #define XGMAC_TX_1588PKTS 0x00f0
  634. #define XGMAC_RX_FROMAPPGOODPKTS 0x00f8
  635. #define XGMAC_RX_FROMAPPBADPKTS 0x0100
  636. #define XGMAC_TX_ERRALLPKTS 0x0108
  637. #define XGMAC_RX_PKTS_FRAGMENT 0x0110
  638. #define XGMAC_RX_PKTSUNDERSIZE 0x0118
  639. #define XGMAC_RX_PKTS_UNDERMIN 0x0120
  640. #define XGMAC_RX_PKTS_64OCTETS 0x0128
  641. #define XGMAC_RX_PKTS_65TO127OCTETS 0x0130
  642. #define XGMAC_RX_PKTS_128TO255OCTETS 0x0138
  643. #define XGMAC_RX_PKTS_256TO511OCTETS 0x0140
  644. #define XGMAC_RX_PKTS_512TO1023OCTETS 0x0148
  645. #define XGMAC_RX_PKTS_1024TO1518OCTETS 0x0150
  646. #define XGMAC_RX_PKTS_1519TOMAXOCTETS 0x0158
  647. #define XGMAC_RX_PKTS_1519TOMAXOCTETSOK 0x0160
  648. #define XGMAC_RX_PKTS_OVERSIZE 0x0168
  649. #define XGMAC_RX_PKTS_JABBER 0x0170
  650. #define XGMAC_RX_GOODPKTS 0x0178
  651. #define XGMAC_RX_GOODOCTETS 0x0180
  652. #define XGMAC_RX_TOTAL_PKTS 0x0188
  653. #define XGMAC_RX_TOTALOCTETS 0x0190
  654. #define XGMAC_RX_UNICASTPKTS 0x0198
  655. #define XGMAC_RX_MULTICASTPKTS 0x01a0
  656. #define XGMAC_RX_BROADCASTPKTS 0x01a8
  657. #define XGMAC_RX_PRI0PAUSEPKTS 0x01b0
  658. #define XGMAC_RX_PRI1PAUSEPKTS 0x01b8
  659. #define XGMAC_RX_PRI2PAUSEPKTS 0x01c0
  660. #define XGMAC_RX_PRI3PAUSEPKTS 0x01c8
  661. #define XGMAC_RX_PRI4PAUSEPKTS 0x01d0
  662. #define XGMAC_RX_PRI5PAUSEPKTS 0x01d8
  663. #define XGMAC_RX_PRI6PAUSEPKTS 0x01e0
  664. #define XGMAC_RX_PRI7PAUSEPKTS 0x01e8
  665. #define XGMAC_RX_MACCTRLPKTS 0x01f0
  666. #define XGMAC_TX_SENDAPPGOODPKTS 0x01f8
  667. #define XGMAC_TX_SENDAPPBADPKTS 0x0200
  668. #define XGMAC_RX_1731PKTS 0x0208
  669. #define XGMAC_RX_SYMBOLERRPKTS 0x0210
  670. #define XGMAC_RX_FCSERRPKTS 0x0218
  671. #define DSAF_SRAM_INIT_OVER_M 0xff
  672. #define DSAFV2_SRAM_INIT_OVER_M 0x3ff
  673. #define DSAF_SRAM_INIT_OVER_S 0
  674. #define DSAF_CFG_EN_S 0
  675. #define DSAF_CFG_TC_MODE_S 1
  676. #define DSAF_CFG_CRC_EN_S 2
  677. #define DSAF_CFG_SBM_INIT_S 3
  678. #define DSAF_CFG_MIX_MODE_S 4
  679. #define DSAF_CFG_STP_MODE_S 5
  680. #define DSAF_CFG_LOCA_ADDR_EN_S 6
  681. #define DSAFV2_CFG_VLAN_TAG_MODE_S 17
  682. #define DSAF_CNT_CLR_CE_S 0
  683. #define DSAF_SNAP_EN_S 1
  684. #define HNS_DSAF_PFC_UNIT_CNT_FOR_XGE 41
  685. #define HNS_DSAF_PFC_UNIT_CNT_FOR_GE_1000 410
  686. #define HNS_DSAF_PFC_UNIT_CNT_FOR_GE_2500 103
  687. #define DSAF_PFC_UNINT_CNT_M ((1ULL << 9) - 1)
  688. #define DSAF_PFC_UNINT_CNT_S 0
  689. #define DSAF_MAC_PAUSE_RX_EN_B 2
  690. #define DSAF_PFC_PAUSE_RX_EN_B 1
  691. #define DSAF_PFC_PAUSE_TX_EN_B 0
  692. #define DSAF_PPE_QID_CFG_M 0xFF
  693. #define DSAF_PPE_QID_CFG_S 0
  694. #define DSAF_SW_PORT_TYPE_M 3
  695. #define DSAF_SW_PORT_TYPE_S 0
  696. #define DSAF_STP_PORT_TYPE_M 7
  697. #define DSAF_STP_PORT_TYPE_S 0
  698. #define DSAF_INODE_IN_PORT_NUM_M 7
  699. #define DSAF_INODE_IN_PORT_NUM_S 0
  700. #define DSAFV2_INODE_IN_PORT1_NUM_M (7ULL << 3)
  701. #define DSAFV2_INODE_IN_PORT1_NUM_S 3
  702. #define DSAFV2_INODE_IN_PORT2_NUM_M (7ULL << 6)
  703. #define DSAFV2_INODE_IN_PORT2_NUM_S 6
  704. #define DSAFV2_INODE_IN_PORT3_NUM_M (7ULL << 9)
  705. #define DSAFV2_INODE_IN_PORT3_NUM_S 9
  706. #define DSAFV2_INODE_IN_PORT4_NUM_M (7ULL << 12)
  707. #define DSAFV2_INODE_IN_PORT4_NUM_S 12
  708. #define DSAFV2_INODE_IN_PORT5_NUM_M (7ULL << 15)
  709. #define DSAFV2_INODE_IN_PORT5_NUM_S 15
  710. #define HNS_DSAF_I4TC_CFG 0x18688688
  711. #define HNS_DSAF_I8TC_CFG 0x18FAC688
  712. #define DSAF_SBM_CFG_SHCUT_EN_S 0
  713. #define DSAF_SBM_CFG_EN_S 1
  714. #define DSAF_SBM_CFG_MIB_EN_S 2
  715. #define DSAF_SBM_CFG_ECC_INVERT_EN_S 3
  716. #define DSAF_SBM_CFG0_VC1_MAX_BUF_NUM_S 0
  717. #define DSAF_SBM_CFG0_VC1_MAX_BUF_NUM_M (((1ULL << 10) - 1) << 0)
  718. #define DSAF_SBM_CFG0_VC0_MAX_BUF_NUM_S 10
  719. #define DSAF_SBM_CFG0_VC0_MAX_BUF_NUM_M (((1ULL << 10) - 1) << 10)
  720. #define DSAF_SBM_CFG0_COM_MAX_BUF_NUM_S 20
  721. #define DSAF_SBM_CFG0_COM_MAX_BUF_NUM_M (((1ULL << 11) - 1) << 20)
  722. #define DSAF_SBM_CFG1_TC4_MAX_BUF_NUM_S 0
  723. #define DSAF_SBM_CFG1_TC4_MAX_BUF_NUM_M (((1ULL << 10) - 1) << 0)
  724. #define DSAF_SBM_CFG1_TC0_MAX_BUF_NUM_S 10
  725. #define DSAF_SBM_CFG1_TC0_MAX_BUF_NUM_M (((1ULL << 10) - 1) << 10)
  726. #define DSAF_SBM_CFG2_SET_BUF_NUM_S 0
  727. #define DSAF_SBM_CFG2_SET_BUF_NUM_M (((1ULL << 10) - 1) << 0)
  728. #define DSAF_SBM_CFG2_RESET_BUF_NUM_S 10
  729. #define DSAF_SBM_CFG2_RESET_BUF_NUM_M (((1ULL << 10) - 1) << 10)
  730. #define DSAF_SBM_CFG3_SET_BUF_NUM_NO_PFC_S 0
  731. #define DSAF_SBM_CFG3_SET_BUF_NUM_NO_PFC_M (((1ULL << 10) - 1) << 0)
  732. #define DSAF_SBM_CFG3_RESET_BUF_NUM_NO_PFC_S 10
  733. #define DSAF_SBM_CFG3_RESET_BUF_NUM_NO_PFC_M (((1ULL << 10) - 1) << 10)
  734. #define DSAFV2_SBM_CFG0_VC1_MAX_BUF_NUM_S 0
  735. #define DSAFV2_SBM_CFG0_VC1_MAX_BUF_NUM_M (((1ULL << 9) - 1) << 0)
  736. #define DSAFV2_SBM_CFG0_VC0_MAX_BUF_NUM_S 9
  737. #define DSAFV2_SBM_CFG0_VC0_MAX_BUF_NUM_M (((1ULL << 9) - 1) << 9)
  738. #define DSAFV2_SBM_CFG0_COM_MAX_BUF_NUM_S 18
  739. #define DSAFV2_SBM_CFG0_COM_MAX_BUF_NUM_M (((1ULL << 10) - 1) << 18)
  740. #define DSAFV2_SBM_CFG1_TC4_MAX_BUF_NUM_S 0
  741. #define DSAFV2_SBM_CFG1_TC4_MAX_BUF_NUM_M (((1ULL << 9) - 1) << 0)
  742. #define DSAFV2_SBM_CFG1_TC0_MAX_BUF_NUM_S 9
  743. #define DSAFV2_SBM_CFG1_TC0_MAX_BUF_NUM_M (((1ULL << 9) - 1) << 9)
  744. #define DSAFV2_SBM_CFG2_SET_BUF_NUM_S 0
  745. #define DSAFV2_SBM_CFG2_SET_BUF_NUM_M (((1ULL << 9) - 1) << 0)
  746. #define DSAFV2_SBM_CFG2_RESET_BUF_NUM_S 9
  747. #define DSAFV2_SBM_CFG2_RESET_BUF_NUM_M (((1ULL << 9) - 1) << 9)
  748. #define DSAFV2_SBM_CFG3_SET_BUF_NUM_NO_PFC_S 0
  749. #define DSAFV2_SBM_CFG3_SET_BUF_NUM_NO_PFC_M (((1ULL << 9) - 1) << 0)
  750. #define DSAFV2_SBM_CFG3_RESET_BUF_NUM_NO_PFC_S 9
  751. #define DSAFV2_SBM_CFG3_RESET_BUF_NUM_NO_PFC_M (((1ULL << 9) - 1) << 9)
  752. #define DSAFV2_SBM_CFG4_SET_BUF_NUM_NO_PFC_S 0
  753. #define DSAFV2_SBM_CFG4_SET_BUF_NUM_NO_PFC_M (((1ULL << 9) - 1) << 0)
  754. #define DSAFV2_SBM_CFG4_RESET_BUF_NUM_NO_PFC_S 9
  755. #define DSAFV2_SBM_CFG4_RESET_BUF_NUM_NO_PFC_M (((1ULL << 9) - 1) << 9)
  756. #define DSAF_CHNS_MASK 0x3f000
  757. #define DSAF_SBM_ROCEE_CFG_CRD_EN_B 2
  758. #define SRST_TIME_INTERVAL 20
  759. #define DSAFV2_SBM_CFG2_ROCEE_SET_BUF_NUM_S 0
  760. #define DSAFV2_SBM_CFG2_ROCEE_SET_BUF_NUM_M (((1ULL << 8) - 1) << 0)
  761. #define DSAFV2_SBM_CFG2_ROCEE_RESET_BUF_NUM_S 8
  762. #define DSAFV2_SBM_CFG2_ROCEE_RESET_BUF_NUM_M (((1ULL << 8) - 1) << 8)
  763. #define DSAFV2_SBM_CFG2_PPE_SET_BUF_NUM_S (0)
  764. #define DSAFV2_SBM_CFG2_PPE_SET_BUF_NUM_M (((1ULL << 6) - 1) << 0)
  765. #define DSAFV2_SBM_CFG2_PPE_RESET_BUF_NUM_S (6)
  766. #define DSAFV2_SBM_CFG2_PPE_RESET_BUF_NUM_M (((1ULL << 6) - 1) << 6)
  767. #define DSAFV2_SBM_CFG2_PPE_CFG_USEFUL_NUM_S (12)
  768. #define DSAFV2_SBM_CFG2_PPE_CFG_USEFUL_NUM_M (((1ULL << 6) - 1) << 12)
  769. #define DSAF_TBL_TCAM_ADDR_S 0
  770. #define DSAF_TBL_TCAM_ADDR_M ((1ULL << 9) - 1)
  771. #define DSAF_TBL_LINE_ADDR_S 0
  772. #define DSAF_TBL_LINE_ADDR_M ((1ULL << 15) - 1)
  773. #define DSAF_TBL_MCAST_CFG4_VM128_112_S 0
  774. #define DSAF_TBL_MCAST_CFG4_VM128_112_M (((1ULL << 7) - 1) << 0)
  775. #define DSAF_TBL_MCAST_CFG4_ITEM_VLD_S 7
  776. #define DSAF_TBL_MCAST_CFG4_OLD_EN_S 8
  777. #define DSAF_TBL_MCAST_CFG0_XGE5_0_S 0
  778. #define DSAF_TBL_MCAST_CFG0_XGE5_0_M (((1ULL << 6) - 1) << 0)
  779. #define DSAF_TBL_MCAST_CFG0_VM25_0_S 6
  780. #define DSAF_TBL_MCAST_CFG0_VM25_0_M (((1ULL << 26) - 1) << 6)
  781. #define DSAF_TBL_UCAST_CFG1_OUT_PORT_S 0
  782. #define DSAF_TBL_UCAST_CFG1_OUT_PORT_M (((1ULL << 8) - 1) << 0)
  783. #define DSAF_TBL_UCAST_CFG1_DVC_S 8
  784. #define DSAF_TBL_UCAST_CFG1_MAC_DISCARD_S 9
  785. #define DSAF_TBL_UCAST_CFG1_ITEM_VLD_S 10
  786. #define DSAF_TBL_UCAST_CFG1_OLD_EN_S 11
  787. #define DSAF_TBL_LINE_CFG_OUT_PORT_S 0
  788. #define DSAF_TBL_LINE_CFG_OUT_PORT_M (((1ULL << 8) - 1) << 0)
  789. #define DSAF_TBL_LINE_CFG_DVC_S 8
  790. #define DSAF_TBL_LINE_CFG_MAC_DISCARD_S 9
  791. #define DSAF_TBL_PUL_OLD_RSLT_RE_S 0
  792. #define DSAF_TBL_PUL_MCAST_VLD_S 1
  793. #define DSAF_TBL_PUL_TCAM_DATA_VLD_S 2
  794. #define DSAF_TBL_PUL_UCAST_VLD_S 3
  795. #define DSAF_TBL_PUL_LINE_VLD_S 4
  796. #define DSAF_TBL_PUL_TCAM_LOAD_S 5
  797. #define DSAF_TBL_PUL_LINE_LOAD_S 6
  798. #define DSAF_TBL_DFX_LINE_LKUP_NUM_EN_S 0
  799. #define DSAF_TBL_DFX_UC_LKUP_NUM_EN_S 1
  800. #define DSAF_TBL_DFX_MC_LKUP_NUM_EN_S 2
  801. #define DSAF_TBL_DFX_BC_LKUP_NUM_EN_S 3
  802. #define DSAF_TBL_DFX_RAM_ERR_INJECT_EN_S 4
  803. #define DSAF_VOQ_BP_ALL_DOWNTHRD_S 0
  804. #define DSAF_VOQ_BP_ALL_DOWNTHRD_M (((1ULL << 10) - 1) << 0)
  805. #define DSAF_VOQ_BP_ALL_UPTHRD_S 10
  806. #define DSAF_VOQ_BP_ALL_UPTHRD_M (((1ULL << 10) - 1) << 10)
  807. #define DSAF_XGE_GE_WORK_MODE_S 0
  808. #define DSAF_XGE_GE_LOOPBACK_S 1
  809. #define DSAF_FC_XGE_TX_PAUSE_S 0
  810. #define DSAF_REGS_XGE_CNT_CAR_S 1
  811. #define PPE_CFG_QID_MODE_DEF_QID_S 0
  812. #define PPE_CFG_QID_MODE_DEF_QID_M (0xff << PPE_CFG_QID_MODE_DEF_QID_S)
  813. #define PPE_CFG_QID_MODE_CF_QID_MODE_S 8
  814. #define PPE_CFG_QID_MODE_CF_QID_MODE_M (0x7 << PPE_CFG_QID_MODE_CF_QID_MODE_S)
  815. #define PPEV2_CFG_RSS_TBL_4N0_S 0
  816. #define PPEV2_CFG_RSS_TBL_4N0_M (((1UL << 5) - 1) << PPEV2_CFG_RSS_TBL_4N0_S)
  817. #define PPEV2_CFG_RSS_TBL_4N1_S 8
  818. #define PPEV2_CFG_RSS_TBL_4N1_M (((1UL << 5) - 1) << PPEV2_CFG_RSS_TBL_4N1_S)
  819. #define PPEV2_CFG_RSS_TBL_4N2_S 16
  820. #define PPEV2_CFG_RSS_TBL_4N2_M (((1UL << 5) - 1) << PPEV2_CFG_RSS_TBL_4N2_S)
  821. #define PPEV2_CFG_RSS_TBL_4N3_S 24
  822. #define PPEV2_CFG_RSS_TBL_4N3_M (((1UL << 5) - 1) << PPEV2_CFG_RSS_TBL_4N3_S)
  823. #define DSAFV2_SERDES_LBK_EN_B 8
  824. #define DSAFV2_SERDES_LBK_QID_S 0
  825. #define DSAFV2_SERDES_LBK_QID_M (((1UL << 8) - 1) << DSAFV2_SERDES_LBK_QID_S)
  826. #define PPE_CNT_CLR_CE_B 0
  827. #define PPE_CNT_CLR_SNAP_EN_B 1
  828. #define PPE_INT_GAPTIME_B 0
  829. #define PPE_INT_GAPTIME_M 0x3ff
  830. #define PPE_COMMON_CNT_CLR_CE_B 0
  831. #define PPE_COMMON_CNT_CLR_SNAP_EN_B 1
  832. #define RCB_COM_TSO_MODE_B 0
  833. #define RCB_COM_CFG_FNA_B 1
  834. #define RCB_COM_CFG_FA_B 0
  835. #define GMAC_DUPLEX_TYPE_B 0
  836. #define GMAC_TX_WATER_LINE_MASK ((1UL << 8) - 1)
  837. #define GMAC_TX_WATER_LINE_SHIFT 0
  838. #define GMAC_FC_TX_TIMER_S 0
  839. #define GMAC_FC_TX_TIMER_M 0xffff
  840. #define GMAC_MAX_FRM_SIZE_S 0
  841. #define GMAC_MAX_FRM_SIZE_M 0xffff
  842. #define GMAC_PORT_MODE_S 0
  843. #define GMAC_PORT_MODE_M 0xf
  844. #define GMAC_RGMII_1000M_DELAY_B 4
  845. #define GMAC_MII_TX_EDGE_SEL_B 5
  846. #define GMAC_FIFO_ERR_AUTO_RST_B 6
  847. #define GMAC_DBG_CLK_LOS_MSK_B 7
  848. #define GMAC_PORT_RX_EN_B 1
  849. #define GMAC_PORT_TX_EN_B 2
  850. #define GMAC_PAUSE_EN_RX_FDFC_B 0
  851. #define GMAC_PAUSE_EN_TX_FDFC_B 1
  852. #define GMAC_PAUSE_EN_TX_HDFC_B 2
  853. #define GMAC_SHORT_RUNTS_THR_S 0
  854. #define GMAC_SHORT_RUNTS_THR_M 0x1f
  855. #define GMAC_AN_NEG_STAT_FD_B 5
  856. #define GMAC_AN_NEG_STAT_HD_B 6
  857. #define GMAC_AN_NEG_STAT_RF1_DUPLIEX_B 12
  858. #define GMAC_AN_NEG_STAT_RF2_B 13
  859. #define GMAC_AN_NEG_STAT_NP_LNK_OK_B 15
  860. #define GMAC_AN_NEG_STAT_RX_SYNC_OK_B 20
  861. #define GMAC_AN_NEG_STAT_AN_DONE_B 21
  862. #define GMAC_AN_NEG_STAT_PS_S 7
  863. #define GMAC_AN_NEG_STAT_PS_M (0x3 << GMAC_AN_NEG_STAT_PS_S)
  864. #define GMAC_AN_NEG_STAT_SPEED_S 10
  865. #define GMAC_AN_NEG_STAT_SPEED_M (0x3 << GMAC_AN_NEG_STAT_SPEED_S)
  866. #define GMAC_TX_AN_EN_B 5
  867. #define GMAC_TX_CRC_ADD_B 6
  868. #define GMAC_TX_PAD_EN_B 7
  869. #define GMAC_LINE_LOOPBACK_B 0
  870. #define GMAC_LP_REG_CF_EXT_DRV_LP_B 1
  871. #define GMAC_LP_REG_CF2MI_LP_EN_B 2
  872. #define GMAC_MODE_CHANGE_EB_B 0
  873. #define GMAC_UC_MATCH_EN_B 0
  874. #define GMAC_ADDR_EN_B 16
  875. #define GMAC_RECV_CTRL_STRIP_PAD_EN_B 3
  876. #define GMAC_RECV_CTRL_RUNT_PKT_EN_B 4
  877. #define GMAC_TX_LOOP_PKT_HIG_PRI_B 0
  878. #define GMAC_TX_LOOP_PKT_EN_B 1
  879. #define XGMAC_PORT_MODE_TX_S 0x0
  880. #define XGMAC_PORT_MODE_TX_M (0x3 << XGMAC_PORT_MODE_TX_S)
  881. #define XGMAC_PORT_MODE_TX_40G_B 0x3
  882. #define XGMAC_PORT_MODE_RX_S 0x4
  883. #define XGMAC_PORT_MODE_RX_M (0x3 << XGMAC_PORT_MODE_RX_S)
  884. #define XGMAC_PORT_MODE_RX_40G_B 0x7
  885. #define XGMAC_ENABLE_TX_B 0
  886. #define XGMAC_ENABLE_RX_B 1
  887. #define XGMAC_UNIDIR_EN_B 0
  888. #define XGMAC_RF_TX_EN_B 1
  889. #define XGMAC_LF_RF_INSERT_S 2
  890. #define XGMAC_LF_RF_INSERT_M (0x3 << XGMAC_LF_RF_INSERT_S)
  891. #define XGMAC_CTL_TX_FCS_B 0
  892. #define XGMAC_CTL_TX_PAD_B 1
  893. #define XGMAC_CTL_TX_PREAMBLE_TRANS_B 3
  894. #define XGMAC_CTL_TX_UNDER_MIN_ERR_B 4
  895. #define XGMAC_CTL_TX_TRUNCATE_B 5
  896. #define XGMAC_CTL_TX_1588_B 8
  897. #define XGMAC_CTL_TX_1731_B 9
  898. #define XGMAC_CTL_TX_PFC_B 10
  899. #define XGMAC_CTL_RX_FCS_B 16
  900. #define XGMAC_CTL_RX_FCS_STRIP_B 17
  901. #define XGMAC_CTL_RX_PREAMBLE_TRANS_B 19
  902. #define XGMAC_CTL_RX_UNDER_MIN_ERR_B 20
  903. #define XGMAC_CTL_RX_TRUNCATE_B 21
  904. #define XGMAC_CTL_RX_1588_B 24
  905. #define XGMAC_CTL_RX_1731_B 25
  906. #define XGMAC_CTL_RX_PFC_B 26
  907. #define XGMAC_PMA_FEC_CTL_TX_B 0
  908. #define XGMAC_PMA_FEC_CTL_RX_B 1
  909. #define XGMAC_PMA_FEC_CTL_ERR_EN 2
  910. #define XGMAC_PMA_FEC_CTL_ERR_SH 3
  911. #define XGMAC_PAUSE_CTL_TX_B 0
  912. #define XGMAC_PAUSE_CTL_RX_B 1
  913. #define XGMAC_PAUSE_CTL_RSP_MODE_B 2
  914. #define XGMAC_PAUSE_CTL_TX_XOFF_B 3
  915. static inline void dsaf_write_reg(void __iomem *base, u32 reg, u32 value)
  916. {
  917. writel(value, base + reg);
  918. }
  919. #define dsaf_write_dev(a, reg, value) \
  920. dsaf_write_reg((a)->io_base, (reg), (value))
  921. static inline u32 dsaf_read_reg(u8 __iomem *base, u32 reg)
  922. {
  923. return readl(base + reg);
  924. }
  925. static inline void dsaf_write_syscon(struct regmap *base, u32 reg, u32 value)
  926. {
  927. regmap_write(base, reg, value);
  928. }
  929. static inline int dsaf_read_syscon(struct regmap *base, u32 reg, u32 *val)
  930. {
  931. return regmap_read(base, reg, val);
  932. }
  933. #define dsaf_read_dev(a, reg) \
  934. dsaf_read_reg((a)->io_base, (reg))
  935. #define dsaf_set_field(origin, mask, shift, val) \
  936. do { \
  937. (origin) &= (~(mask)); \
  938. (origin) |= (((val) << (shift)) & (mask)); \
  939. } while (0)
  940. #define dsaf_set_bit(origin, shift, val) \
  941. dsaf_set_field((origin), (1ull << (shift)), (shift), (val))
  942. static inline void dsaf_set_reg_field(void __iomem *base, u32 reg, u32 mask,
  943. u32 shift, u32 val)
  944. {
  945. u32 origin = dsaf_read_reg(base, reg);
  946. dsaf_set_field(origin, mask, shift, val);
  947. dsaf_write_reg(base, reg, origin);
  948. }
  949. #define dsaf_set_dev_field(dev, reg, mask, shift, val) \
  950. dsaf_set_reg_field((dev)->io_base, (reg), (mask), (shift), (val))
  951. #define dsaf_set_dev_bit(dev, reg, bit, val) \
  952. dsaf_set_reg_field((dev)->io_base, (reg), (1ull << (bit)), (bit), (val))
  953. #define dsaf_get_field(origin, mask, shift) (((origin) & (mask)) >> (shift))
  954. #define dsaf_get_bit(origin, shift) \
  955. dsaf_get_field((origin), (1ull << (shift)), (shift))
  956. static inline u32 dsaf_get_reg_field(void __iomem *base, u32 reg, u32 mask,
  957. u32 shift)
  958. {
  959. u32 origin;
  960. origin = dsaf_read_reg(base, reg);
  961. return dsaf_get_field(origin, mask, shift);
  962. }
  963. #define dsaf_get_dev_field(dev, reg, mask, shift) \
  964. dsaf_get_reg_field((dev)->io_base, (reg), (mask), (shift))
  965. #define dsaf_get_dev_bit(dev, reg, bit) \
  966. dsaf_get_reg_field((dev)->io_base, (reg), (1ull << (bit)), (bit))
  967. #define dsaf_write_b(addr, data)\
  968. writeb((data), (__iomem unsigned char *)(addr))
  969. #define dsaf_read_b(addr)\
  970. readb((__iomem unsigned char *)(addr))
  971. #define hns_mac_reg_read64(drv, offset) \
  972. readq((__iomem void *)(((u8 *)(drv)->io_base + 0xc00 + (offset))))
  973. #endif /* _DSAF_REG_H */