bcm47xxsflash.h 2.5 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. #ifndef __BCM47XXSFLASH_H
  3. #define __BCM47XXSFLASH_H
  4. #include <linux/mtd/mtd.h>
  5. #define BCM47XXSFLASH_WINDOW_SZ SZ_16M
  6. /* Used for ST flashes only. */
  7. #define OPCODE_ST_WREN 0x0006 /* Write Enable */
  8. #define OPCODE_ST_WRDIS 0x0004 /* Write Disable */
  9. #define OPCODE_ST_RDSR 0x0105 /* Read Status Register */
  10. #define OPCODE_ST_WRSR 0x0101 /* Write Status Register */
  11. #define OPCODE_ST_READ 0x0303 /* Read Data Bytes */
  12. #define OPCODE_ST_PP 0x0302 /* Page Program */
  13. #define OPCODE_ST_SE 0x02d8 /* Sector Erase */
  14. #define OPCODE_ST_BE 0x00c7 /* Bulk Erase */
  15. #define OPCODE_ST_DP 0x00b9 /* Deep Power-down */
  16. #define OPCODE_ST_RES 0x03ab /* Read Electronic Signature */
  17. #define OPCODE_ST_CSA 0x1000 /* Keep chip select asserted */
  18. #define OPCODE_ST_SSE 0x0220 /* Sub-sector Erase */
  19. #define OPCODE_ST_READ4B 0x6313 /* Read Data Bytes in 4Byte addressing mode */
  20. /* Used for Atmel flashes only. */
  21. #define OPCODE_AT_READ 0x07e8
  22. #define OPCODE_AT_PAGE_READ 0x07d2
  23. #define OPCODE_AT_STATUS 0x01d7
  24. #define OPCODE_AT_BUF1_WRITE 0x0384
  25. #define OPCODE_AT_BUF2_WRITE 0x0387
  26. #define OPCODE_AT_BUF1_ERASE_PROGRAM 0x0283
  27. #define OPCODE_AT_BUF2_ERASE_PROGRAM 0x0286
  28. #define OPCODE_AT_BUF1_PROGRAM 0x0288
  29. #define OPCODE_AT_BUF2_PROGRAM 0x0289
  30. #define OPCODE_AT_PAGE_ERASE 0x0281
  31. #define OPCODE_AT_BLOCK_ERASE 0x0250
  32. #define OPCODE_AT_BUF1_WRITE_ERASE_PROGRAM 0x0382
  33. #define OPCODE_AT_BUF2_WRITE_ERASE_PROGRAM 0x0385
  34. #define OPCODE_AT_BUF1_LOAD 0x0253
  35. #define OPCODE_AT_BUF2_LOAD 0x0255
  36. #define OPCODE_AT_BUF1_COMPARE 0x0260
  37. #define OPCODE_AT_BUF2_COMPARE 0x0261
  38. #define OPCODE_AT_BUF1_REPROGRAM 0x0258
  39. #define OPCODE_AT_BUF2_REPROGRAM 0x0259
  40. /* Status register bits for ST flashes */
  41. #define SR_ST_WIP 0x01 /* Write In Progress */
  42. #define SR_ST_WEL 0x02 /* Write Enable Latch */
  43. #define SR_ST_BP_MASK 0x1c /* Block Protect */
  44. #define SR_ST_BP_SHIFT 2
  45. #define SR_ST_SRWD 0x80 /* Status Register Write Disable */
  46. /* Status register bits for Atmel flashes */
  47. #define SR_AT_READY 0x80
  48. #define SR_AT_MISMATCH 0x40
  49. #define SR_AT_ID_MASK 0x38
  50. #define SR_AT_ID_SHIFT 3
  51. struct bcma_drv_cc;
  52. enum bcm47xxsflash_type {
  53. BCM47XXSFLASH_TYPE_ATMEL,
  54. BCM47XXSFLASH_TYPE_ST,
  55. };
  56. struct bcm47xxsflash {
  57. struct bcma_drv_cc *bcma_cc;
  58. int (*cc_read)(struct bcm47xxsflash *b47s, u16 offset);
  59. void (*cc_write)(struct bcm47xxsflash *b47s, u16 offset, u32 value);
  60. enum bcm47xxsflash_type type;
  61. void __iomem *window;
  62. u32 blocksize;
  63. u16 numblocks;
  64. u32 size;
  65. struct mtd_info mtd;
  66. };
  67. #endif /* BCM47XXSFLASH */