config.c 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314
  1. /*
  2. * arch/m68k/q40/config.c
  3. *
  4. * Copyright (C) 1999 Richard Zidlicky
  5. *
  6. * originally based on:
  7. *
  8. * linux/bvme/config.c
  9. *
  10. * This file is subject to the terms and conditions of the GNU General Public
  11. * License. See the file README.legal in the main directory of this archive
  12. * for more details.
  13. */
  14. #include <linux/errno.h>
  15. #include <linux/types.h>
  16. #include <linux/kernel.h>
  17. #include <linux/mm.h>
  18. #include <linux/tty.h>
  19. #include <linux/console.h>
  20. #include <linux/linkage.h>
  21. #include <linux/init.h>
  22. #include <linux/major.h>
  23. #include <linux/serial_reg.h>
  24. #include <linux/rtc.h>
  25. #include <linux/vt_kern.h>
  26. #include <linux/bcd.h>
  27. #include <linux/platform_device.h>
  28. #include <asm/io.h>
  29. #include <asm/bootinfo.h>
  30. #include <asm/pgtable.h>
  31. #include <asm/setup.h>
  32. #include <asm/irq.h>
  33. #include <asm/traps.h>
  34. #include <asm/machdep.h>
  35. #include <asm/q40_master.h>
  36. extern void q40_init_IRQ(void);
  37. static void q40_get_model(char *model);
  38. extern void q40_sched_init(irq_handler_t handler);
  39. static u32 q40_gettimeoffset(void);
  40. static int q40_hwclk(int, struct rtc_time *);
  41. static unsigned int q40_get_ss(void);
  42. static int q40_get_rtc_pll(struct rtc_pll_info *pll);
  43. static int q40_set_rtc_pll(struct rtc_pll_info *pll);
  44. extern void q40_mksound(unsigned int /*freq*/, unsigned int /*ticks*/);
  45. static void q40_mem_console_write(struct console *co, const char *b,
  46. unsigned int count);
  47. extern int ql_ticks;
  48. static struct console q40_console_driver = {
  49. .name = "debug",
  50. .write = q40_mem_console_write,
  51. .flags = CON_PRINTBUFFER,
  52. .index = -1,
  53. };
  54. /* early debugging function:*/
  55. extern char *q40_mem_cptr; /*=(char *)0xff020000;*/
  56. static int _cpleft;
  57. static void q40_mem_console_write(struct console *co, const char *s,
  58. unsigned int count)
  59. {
  60. const char *p = s;
  61. if (count < _cpleft) {
  62. while (count-- > 0) {
  63. *q40_mem_cptr = *p++;
  64. q40_mem_cptr += 4;
  65. _cpleft--;
  66. }
  67. }
  68. }
  69. static int __init q40_debug_setup(char *arg)
  70. {
  71. /* useful for early debugging stages - writes kernel messages into SRAM */
  72. if (MACH_IS_Q40 && !strncmp(arg, "mem", 3)) {
  73. /*pr_info("using NVRAM debug, q40_mem_cptr=%p\n",q40_mem_cptr);*/
  74. _cpleft = 2000 - ((long)q40_mem_cptr-0xff020000) / 4;
  75. register_console(&q40_console_driver);
  76. }
  77. return 0;
  78. }
  79. early_param("debug", q40_debug_setup);
  80. #if 0
  81. void printq40(char *str)
  82. {
  83. int l = strlen(str);
  84. char *p = q40_mem_cptr;
  85. while (l-- > 0 && _cpleft-- > 0) {
  86. *p = *str++;
  87. p += 4;
  88. }
  89. q40_mem_cptr = p;
  90. }
  91. #endif
  92. static int halted;
  93. #ifdef CONFIG_HEARTBEAT
  94. static void q40_heartbeat(int on)
  95. {
  96. if (halted)
  97. return;
  98. if (on)
  99. Q40_LED_ON();
  100. else
  101. Q40_LED_OFF();
  102. }
  103. #endif
  104. static void q40_reset(void)
  105. {
  106. halted = 1;
  107. pr_info("*******************************************\n"
  108. "Called q40_reset : press the RESET button!!\n"
  109. "*******************************************\n");
  110. Q40_LED_ON();
  111. while (1)
  112. ;
  113. }
  114. static void q40_halt(void)
  115. {
  116. halted = 1;
  117. pr_info("*******************\n"
  118. " Called q40_halt\n"
  119. "*******************\n");
  120. Q40_LED_ON();
  121. while (1)
  122. ;
  123. }
  124. static void q40_get_model(char *model)
  125. {
  126. sprintf(model, "Q40");
  127. }
  128. static unsigned int serports[] =
  129. {
  130. 0x3f8,0x2f8,0x3e8,0x2e8,0
  131. };
  132. static void __init q40_disable_irqs(void)
  133. {
  134. unsigned i, j;
  135. j = 0;
  136. while ((i = serports[j++]))
  137. outb(0, i + UART_IER);
  138. master_outb(0, EXT_ENABLE_REG);
  139. master_outb(0, KEY_IRQ_ENABLE_REG);
  140. }
  141. void __init config_q40(void)
  142. {
  143. mach_sched_init = q40_sched_init;
  144. mach_init_IRQ = q40_init_IRQ;
  145. arch_gettimeoffset = q40_gettimeoffset;
  146. mach_hwclk = q40_hwclk;
  147. mach_get_ss = q40_get_ss;
  148. mach_get_rtc_pll = q40_get_rtc_pll;
  149. mach_set_rtc_pll = q40_set_rtc_pll;
  150. mach_reset = q40_reset;
  151. mach_get_model = q40_get_model;
  152. #if IS_ENABLED(CONFIG_INPUT_M68K_BEEP)
  153. mach_beep = q40_mksound;
  154. #endif
  155. #ifdef CONFIG_HEARTBEAT
  156. mach_heartbeat = q40_heartbeat;
  157. #endif
  158. mach_halt = q40_halt;
  159. /* disable a few things that SMSQ might have left enabled */
  160. q40_disable_irqs();
  161. /* no DMA at all, but ide-scsi requires it.. make sure
  162. * all physical RAM fits into the boundary - otherwise
  163. * allocator may play costly and useless tricks */
  164. mach_max_dma_address = 1024*1024*1024;
  165. }
  166. int __init q40_parse_bootinfo(const struct bi_record *rec)
  167. {
  168. return 1;
  169. }
  170. static u32 q40_gettimeoffset(void)
  171. {
  172. return 5000 * (ql_ticks != 0) * 1000;
  173. }
  174. /*
  175. * Looks like op is non-zero for setting the clock, and zero for
  176. * reading the clock.
  177. *
  178. * struct hwclk_time {
  179. * unsigned sec; 0..59
  180. * unsigned min; 0..59
  181. * unsigned hour; 0..23
  182. * unsigned day; 1..31
  183. * unsigned mon; 0..11
  184. * unsigned year; 00...
  185. * int wday; 0..6, 0 is Sunday, -1 means unknown/don't set
  186. * };
  187. */
  188. static int q40_hwclk(int op, struct rtc_time *t)
  189. {
  190. if (op) {
  191. /* Write.... */
  192. Q40_RTC_CTRL |= Q40_RTC_WRITE;
  193. Q40_RTC_SECS = bin2bcd(t->tm_sec);
  194. Q40_RTC_MINS = bin2bcd(t->tm_min);
  195. Q40_RTC_HOUR = bin2bcd(t->tm_hour);
  196. Q40_RTC_DATE = bin2bcd(t->tm_mday);
  197. Q40_RTC_MNTH = bin2bcd(t->tm_mon + 1);
  198. Q40_RTC_YEAR = bin2bcd(t->tm_year%100);
  199. if (t->tm_wday >= 0)
  200. Q40_RTC_DOW = bin2bcd(t->tm_wday+1);
  201. Q40_RTC_CTRL &= ~(Q40_RTC_WRITE);
  202. } else {
  203. /* Read.... */
  204. Q40_RTC_CTRL |= Q40_RTC_READ;
  205. t->tm_year = bcd2bin (Q40_RTC_YEAR);
  206. t->tm_mon = bcd2bin (Q40_RTC_MNTH)-1;
  207. t->tm_mday = bcd2bin (Q40_RTC_DATE);
  208. t->tm_hour = bcd2bin (Q40_RTC_HOUR);
  209. t->tm_min = bcd2bin (Q40_RTC_MINS);
  210. t->tm_sec = bcd2bin (Q40_RTC_SECS);
  211. Q40_RTC_CTRL &= ~(Q40_RTC_READ);
  212. if (t->tm_year < 70)
  213. t->tm_year += 100;
  214. t->tm_wday = bcd2bin(Q40_RTC_DOW)-1;
  215. }
  216. return 0;
  217. }
  218. static unsigned int q40_get_ss(void)
  219. {
  220. return bcd2bin(Q40_RTC_SECS);
  221. }
  222. /* get and set PLL calibration of RTC clock */
  223. #define Q40_RTC_PLL_MASK ((1<<5)-1)
  224. #define Q40_RTC_PLL_SIGN (1<<5)
  225. static int q40_get_rtc_pll(struct rtc_pll_info *pll)
  226. {
  227. int tmp = Q40_RTC_CTRL;
  228. pll->pll_value = tmp & Q40_RTC_PLL_MASK;
  229. if (tmp & Q40_RTC_PLL_SIGN)
  230. pll->pll_value = -pll->pll_value;
  231. pll->pll_max = 31;
  232. pll->pll_min = -31;
  233. pll->pll_posmult = 512;
  234. pll->pll_negmult = 256;
  235. pll->pll_clock = 125829120;
  236. return 0;
  237. }
  238. static int q40_set_rtc_pll(struct rtc_pll_info *pll)
  239. {
  240. if (!pll->pll_ctrl) {
  241. /* the docs are a bit unclear so I am doublesetting */
  242. /* RTC_WRITE here ... */
  243. int tmp = (pll->pll_value & 31) | (pll->pll_value<0 ? 32 : 0) |
  244. Q40_RTC_WRITE;
  245. Q40_RTC_CTRL |= Q40_RTC_WRITE;
  246. Q40_RTC_CTRL = tmp;
  247. Q40_RTC_CTRL &= ~(Q40_RTC_WRITE);
  248. return 0;
  249. } else
  250. return -EINVAL;
  251. }
  252. static __init int q40_add_kbd_device(void)
  253. {
  254. struct platform_device *pdev;
  255. if (!MACH_IS_Q40)
  256. return -ENODEV;
  257. pdev = platform_device_register_simple("q40kbd", -1, NULL, 0);
  258. return PTR_ERR_OR_ZERO(pdev);
  259. }
  260. arch_initcall(q40_add_kbd_device);