copypage-v4mc.c 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116
  1. /*
  2. * linux/arch/arm/lib/copypage-armv4mc.S
  3. *
  4. * Copyright (C) 1995-2005 Russell King
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This handles the mini data cache, as found on SA11x0 and XScale
  11. * processors. When we copy a user page page, we map it in such a way
  12. * that accesses to this page will not touch the main data cache, but
  13. * will be cached in the mini data cache. This prevents us thrashing
  14. * the main data cache on page faults.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/mm.h>
  18. #include <linux/highmem.h>
  19. #include <asm/pgtable.h>
  20. #include <asm/tlbflush.h>
  21. #include <asm/cacheflush.h>
  22. #include "mm.h"
  23. #define minicache_pgprot __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | \
  24. L_PTE_MT_MINICACHE)
  25. static DEFINE_RAW_SPINLOCK(minicache_lock);
  26. /*
  27. * ARMv4 mini-dcache optimised copy_user_highpage
  28. *
  29. * We flush the destination cache lines just before we write the data into the
  30. * corresponding address. Since the Dcache is read-allocate, this removes the
  31. * Dcache aliasing issue. The writes will be forwarded to the write buffer,
  32. * and merged as appropriate.
  33. *
  34. * Note: We rely on all ARMv4 processors implementing the "invalidate D line"
  35. * instruction. If your processor does not supply this, you have to write your
  36. * own copy_user_highpage that does the right thing.
  37. */
  38. static void __naked
  39. mc_copy_user_page(void *from, void *to)
  40. {
  41. asm volatile(
  42. "stmfd sp!, {r4, lr} @ 2\n\
  43. mov r4, %2 @ 1\n\
  44. ldmia %0!, {r2, r3, ip, lr} @ 4\n\
  45. 1: mcr p15, 0, %1, c7, c6, 1 @ 1 invalidate D line\n\
  46. stmia %1!, {r2, r3, ip, lr} @ 4\n\
  47. ldmia %0!, {r2, r3, ip, lr} @ 4+1\n\
  48. stmia %1!, {r2, r3, ip, lr} @ 4\n\
  49. ldmia %0!, {r2, r3, ip, lr} @ 4\n\
  50. mcr p15, 0, %1, c7, c6, 1 @ 1 invalidate D line\n\
  51. stmia %1!, {r2, r3, ip, lr} @ 4\n\
  52. ldmia %0!, {r2, r3, ip, lr} @ 4\n\
  53. subs r4, r4, #1 @ 1\n\
  54. stmia %1!, {r2, r3, ip, lr} @ 4\n\
  55. ldmneia %0!, {r2, r3, ip, lr} @ 4\n\
  56. bne 1b @ 1\n\
  57. ldmfd sp!, {r4, pc} @ 3"
  58. :
  59. : "r" (from), "r" (to), "I" (PAGE_SIZE / 64));
  60. }
  61. void v4_mc_copy_user_highpage(struct page *to, struct page *from,
  62. unsigned long vaddr, struct vm_area_struct *vma)
  63. {
  64. void *kto = kmap_atomic(to);
  65. if (!test_and_set_bit(PG_dcache_clean, &from->flags))
  66. __flush_dcache_page(page_mapping_file(from), from);
  67. raw_spin_lock(&minicache_lock);
  68. set_top_pte(COPYPAGE_MINICACHE, mk_pte(from, minicache_pgprot));
  69. mc_copy_user_page((void *)COPYPAGE_MINICACHE, kto);
  70. raw_spin_unlock(&minicache_lock);
  71. kunmap_atomic(kto);
  72. }
  73. /*
  74. * ARMv4 optimised clear_user_page
  75. */
  76. void v4_mc_clear_user_highpage(struct page *page, unsigned long vaddr)
  77. {
  78. void *ptr, *kaddr = kmap_atomic(page);
  79. asm volatile("\
  80. mov r1, %2 @ 1\n\
  81. mov r2, #0 @ 1\n\
  82. mov r3, #0 @ 1\n\
  83. mov ip, #0 @ 1\n\
  84. mov lr, #0 @ 1\n\
  85. 1: mcr p15, 0, %0, c7, c6, 1 @ 1 invalidate D line\n\
  86. stmia %0!, {r2, r3, ip, lr} @ 4\n\
  87. stmia %0!, {r2, r3, ip, lr} @ 4\n\
  88. mcr p15, 0, %0, c7, c6, 1 @ 1 invalidate D line\n\
  89. stmia %0!, {r2, r3, ip, lr} @ 4\n\
  90. stmia %0!, {r2, r3, ip, lr} @ 4\n\
  91. subs r1, r1, #1 @ 1\n\
  92. bne 1b @ 1"
  93. : "=r" (ptr)
  94. : "0" (kaddr), "I" (PAGE_SIZE / 64)
  95. : "r1", "r2", "r3", "ip", "lr");
  96. kunmap_atomic(kaddr);
  97. }
  98. struct cpu_user_fns v4_mc_user_fns __initdata = {
  99. .cpu_clear_user_highpage = v4_mc_clear_user_highpage,
  100. .cpu_copy_user_highpage = v4_mc_copy_user_highpage,
  101. };