pm.h 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282
  1. /*
  2. * arch/arm/mach-omap1/pm.h
  3. *
  4. * Header file for OMAP1 Power Management Routines
  5. *
  6. * Author: MontaVista Software, Inc.
  7. * support@mvista.com
  8. *
  9. * Copyright 2002 MontaVista Software Inc.
  10. *
  11. * Cleanup 2004 for Linux 2.6 by Dirk Behme <dirk.behme@de.bosch.com>
  12. *
  13. * This program is free software; you can redistribute it and/or modify it
  14. * under the terms of the GNU General Public License as published by the
  15. * Free Software Foundation; either version 2 of the License, or (at your
  16. * option) any later version.
  17. *
  18. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  19. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  20. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  21. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  22. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  23. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  24. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  25. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  26. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  27. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  28. *
  29. * You should have received a copy of the GNU General Public License along
  30. * with this program; if not, write to the Free Software Foundation, Inc.,
  31. * 675 Mass Ave, Cambridge, MA 02139, USA.
  32. */
  33. #ifndef __ARCH_ARM_MACH_OMAP1_PM_H
  34. #define __ARCH_ARM_MACH_OMAP1_PM_H
  35. /*
  36. * ----------------------------------------------------------------------------
  37. * Register and offset definitions to be used in PM assembler code
  38. * ----------------------------------------------------------------------------
  39. */
  40. #define CLKGEN_REG_ASM_BASE OMAP1_IO_ADDRESS(0xfffece00)
  41. #define ARM_IDLECT1_ASM_OFFSET 0x04
  42. #define ARM_IDLECT2_ASM_OFFSET 0x08
  43. #define TCMIF_ASM_BASE OMAP1_IO_ADDRESS(0xfffecc00)
  44. #define EMIFS_CONFIG_ASM_OFFSET 0x0c
  45. #define EMIFF_SDRAM_CONFIG_ASM_OFFSET 0x20
  46. /*
  47. * ----------------------------------------------------------------------------
  48. * Power management bitmasks
  49. * ----------------------------------------------------------------------------
  50. */
  51. #define IDLE_WAIT_CYCLES 0x00000fff
  52. #define PERIPHERAL_ENABLE 0x2
  53. #define SELF_REFRESH_MODE 0x0c000001
  54. #define IDLE_EMIFS_REQUEST 0xc
  55. #define MODEM_32K_EN 0x1
  56. #define PER_EN 0x1
  57. #define CPU_SUSPEND_SIZE 200
  58. #define ULPD_LOW_PWR_EN 0x0001
  59. #define ULPD_DEEP_SLEEP_TRANSITION_EN 0x0010
  60. #define ULPD_SETUP_ANALOG_CELL_3_VAL 0
  61. #define ULPD_POWER_CTRL_REG_VAL 0x0219
  62. #define DSP_IDLE_DELAY 10
  63. #define DSP_IDLE 0x0040
  64. #define DSP_RST 0x0004
  65. #define DSP_ENABLE 0x0002
  66. #define SUFFICIENT_DSP_RESET_TIME 1000
  67. #define DEFAULT_MPUI_CONFIG 0x05cf
  68. #define ENABLE_XORCLK 0x2
  69. #define DSP_CLOCK_ENABLE 0x2000
  70. #define DSP_IDLE_MODE 0x2
  71. #define TC_IDLE_REQUEST (0x0000000c)
  72. #define IRQ_LEVEL2 (1<<0)
  73. #define IRQ_KEYBOARD (1<<1)
  74. #define IRQ_UART2 (1<<15)
  75. #define PDE_BIT 0x08
  76. #define PWD_EN_BIT 0x04
  77. #define EN_PERCK_BIT 0x04
  78. #define OMAP1510_DEEP_SLEEP_REQUEST 0x0ec7
  79. #define OMAP1510_BIG_SLEEP_REQUEST 0x0cc5
  80. #define OMAP1510_IDLE_LOOP_REQUEST 0x0c00
  81. #define OMAP1510_IDLE_CLOCK_DOMAINS 0x2
  82. /* Both big sleep and deep sleep use same values. Difference is in ULPD. */
  83. #define OMAP1610_IDLECT1_SLEEP_VAL 0x13c7
  84. #define OMAP1610_IDLECT2_SLEEP_VAL 0x09c7
  85. #define OMAP1610_IDLECT3_VAL 0x3f
  86. #define OMAP1610_IDLECT3_SLEEP_ORMASK 0x2c
  87. #define OMAP1610_IDLECT3 0xfffece24
  88. #define OMAP1610_IDLE_LOOP_REQUEST 0x0400
  89. #define OMAP7XX_IDLECT1_SLEEP_VAL 0x16c7
  90. #define OMAP7XX_IDLECT2_SLEEP_VAL 0x09c7
  91. #define OMAP7XX_IDLECT3_VAL 0x3f
  92. #define OMAP7XX_IDLECT3 0xfffece24
  93. #define OMAP7XX_IDLE_LOOP_REQUEST 0x0C00
  94. #if !defined(CONFIG_ARCH_OMAP730) && \
  95. !defined(CONFIG_ARCH_OMAP850) && \
  96. !defined(CONFIG_ARCH_OMAP15XX) && \
  97. !defined(CONFIG_ARCH_OMAP16XX)
  98. #warning "Power management for this processor not implemented yet"
  99. #endif
  100. #ifndef __ASSEMBLER__
  101. #include <linux/clk.h>
  102. extern struct kset power_subsys;
  103. extern void prevent_idle_sleep(void);
  104. extern void allow_idle_sleep(void);
  105. extern void omap1_pm_idle(void);
  106. extern void omap1_pm_suspend(void);
  107. extern void omap7xx_cpu_suspend(unsigned long, unsigned long);
  108. extern void omap1510_cpu_suspend(unsigned long, unsigned long);
  109. extern void omap1610_cpu_suspend(unsigned long, unsigned long);
  110. extern void omap7xx_idle_loop_suspend(void);
  111. extern void omap1510_idle_loop_suspend(void);
  112. extern void omap1610_idle_loop_suspend(void);
  113. extern unsigned int omap7xx_cpu_suspend_sz;
  114. extern unsigned int omap1510_cpu_suspend_sz;
  115. extern unsigned int omap1610_cpu_suspend_sz;
  116. extern unsigned int omap7xx_idle_loop_suspend_sz;
  117. extern unsigned int omap1510_idle_loop_suspend_sz;
  118. extern unsigned int omap1610_idle_loop_suspend_sz;
  119. #ifdef CONFIG_OMAP_SERIAL_WAKE
  120. extern void omap_serial_wake_trigger(int enable);
  121. #else
  122. #define omap_serial_wakeup_init() {}
  123. #define omap_serial_wake_trigger(x) {}
  124. #endif /* CONFIG_OMAP_SERIAL_WAKE */
  125. #define ARM_SAVE(x) arm_sleep_save[ARM_SLEEP_SAVE_##x] = omap_readl(x)
  126. #define ARM_RESTORE(x) omap_writel((arm_sleep_save[ARM_SLEEP_SAVE_##x]), (x))
  127. #define ARM_SHOW(x) arm_sleep_save[ARM_SLEEP_SAVE_##x]
  128. #define DSP_SAVE(x) dsp_sleep_save[DSP_SLEEP_SAVE_##x] = __raw_readw(x)
  129. #define DSP_RESTORE(x) __raw_writew((dsp_sleep_save[DSP_SLEEP_SAVE_##x]), (x))
  130. #define DSP_SHOW(x) dsp_sleep_save[DSP_SLEEP_SAVE_##x]
  131. #define ULPD_SAVE(x) ulpd_sleep_save[ULPD_SLEEP_SAVE_##x] = omap_readw(x)
  132. #define ULPD_RESTORE(x) omap_writew((ulpd_sleep_save[ULPD_SLEEP_SAVE_##x]), (x))
  133. #define ULPD_SHOW(x) ulpd_sleep_save[ULPD_SLEEP_SAVE_##x]
  134. #define MPUI7XX_SAVE(x) mpui7xx_sleep_save[MPUI7XX_SLEEP_SAVE_##x] = omap_readl(x)
  135. #define MPUI7XX_RESTORE(x) omap_writel((mpui7xx_sleep_save[MPUI7XX_SLEEP_SAVE_##x]), (x))
  136. #define MPUI7XX_SHOW(x) mpui7xx_sleep_save[MPUI7XX_SLEEP_SAVE_##x]
  137. #define MPUI1510_SAVE(x) mpui1510_sleep_save[MPUI1510_SLEEP_SAVE_##x] = omap_readl(x)
  138. #define MPUI1510_RESTORE(x) omap_writel((mpui1510_sleep_save[MPUI1510_SLEEP_SAVE_##x]), (x))
  139. #define MPUI1510_SHOW(x) mpui1510_sleep_save[MPUI1510_SLEEP_SAVE_##x]
  140. #define MPUI1610_SAVE(x) mpui1610_sleep_save[MPUI1610_SLEEP_SAVE_##x] = omap_readl(x)
  141. #define MPUI1610_RESTORE(x) omap_writel((mpui1610_sleep_save[MPUI1610_SLEEP_SAVE_##x]), (x))
  142. #define MPUI1610_SHOW(x) mpui1610_sleep_save[MPUI1610_SLEEP_SAVE_##x]
  143. /*
  144. * List of global OMAP registers to preserve.
  145. * More ones like CP and general purpose register values are preserved
  146. * with the stack pointer in sleep.S.
  147. */
  148. enum arm_save_state {
  149. ARM_SLEEP_SAVE_START = 0,
  150. /*
  151. * MPU control registers 32 bits
  152. */
  153. ARM_SLEEP_SAVE_ARM_CKCTL,
  154. ARM_SLEEP_SAVE_ARM_IDLECT1,
  155. ARM_SLEEP_SAVE_ARM_IDLECT2,
  156. ARM_SLEEP_SAVE_ARM_IDLECT3,
  157. ARM_SLEEP_SAVE_ARM_EWUPCT,
  158. ARM_SLEEP_SAVE_ARM_RSTCT1,
  159. ARM_SLEEP_SAVE_ARM_RSTCT2,
  160. ARM_SLEEP_SAVE_ARM_SYSST,
  161. ARM_SLEEP_SAVE_SIZE
  162. };
  163. enum dsp_save_state {
  164. DSP_SLEEP_SAVE_START = 0,
  165. /*
  166. * DSP registers 16 bits
  167. */
  168. DSP_SLEEP_SAVE_DSP_IDLECT2,
  169. DSP_SLEEP_SAVE_SIZE
  170. };
  171. enum ulpd_save_state {
  172. ULPD_SLEEP_SAVE_START = 0,
  173. /*
  174. * ULPD registers 16 bits
  175. */
  176. ULPD_SLEEP_SAVE_ULPD_IT_STATUS,
  177. ULPD_SLEEP_SAVE_ULPD_CLOCK_CTRL,
  178. ULPD_SLEEP_SAVE_ULPD_SOFT_REQ,
  179. ULPD_SLEEP_SAVE_ULPD_STATUS_REQ,
  180. ULPD_SLEEP_SAVE_ULPD_DPLL_CTRL,
  181. ULPD_SLEEP_SAVE_ULPD_POWER_CTRL,
  182. ULPD_SLEEP_SAVE_SIZE
  183. };
  184. enum mpui1510_save_state {
  185. MPUI1510_SLEEP_SAVE_START = 0,
  186. /*
  187. * MPUI registers 32 bits
  188. */
  189. MPUI1510_SLEEP_SAVE_MPUI_CTRL,
  190. MPUI1510_SLEEP_SAVE_MPUI_DSP_BOOT_CONFIG,
  191. MPUI1510_SLEEP_SAVE_MPUI_DSP_API_CONFIG,
  192. MPUI1510_SLEEP_SAVE_MPUI_DSP_STATUS,
  193. MPUI1510_SLEEP_SAVE_EMIFF_SDRAM_CONFIG,
  194. MPUI1510_SLEEP_SAVE_EMIFS_CONFIG,
  195. MPUI1510_SLEEP_SAVE_OMAP_IH1_MIR,
  196. MPUI1510_SLEEP_SAVE_OMAP_IH2_MIR,
  197. #if defined(CONFIG_ARCH_OMAP15XX)
  198. MPUI1510_SLEEP_SAVE_SIZE
  199. #else
  200. MPUI1510_SLEEP_SAVE_SIZE = 0
  201. #endif
  202. };
  203. enum mpui7xx_save_state {
  204. MPUI7XX_SLEEP_SAVE_START = 0,
  205. /*
  206. * MPUI registers 32 bits
  207. */
  208. MPUI7XX_SLEEP_SAVE_MPUI_CTRL,
  209. MPUI7XX_SLEEP_SAVE_MPUI_DSP_BOOT_CONFIG,
  210. MPUI7XX_SLEEP_SAVE_MPUI_DSP_API_CONFIG,
  211. MPUI7XX_SLEEP_SAVE_MPUI_DSP_STATUS,
  212. MPUI7XX_SLEEP_SAVE_EMIFF_SDRAM_CONFIG,
  213. MPUI7XX_SLEEP_SAVE_EMIFS_CONFIG,
  214. MPUI7XX_SLEEP_SAVE_OMAP_IH1_MIR,
  215. MPUI7XX_SLEEP_SAVE_OMAP_IH2_0_MIR,
  216. MPUI7XX_SLEEP_SAVE_OMAP_IH2_1_MIR,
  217. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  218. MPUI7XX_SLEEP_SAVE_SIZE
  219. #else
  220. MPUI7XX_SLEEP_SAVE_SIZE = 0
  221. #endif
  222. };
  223. enum mpui1610_save_state {
  224. MPUI1610_SLEEP_SAVE_START = 0,
  225. /*
  226. * MPUI registers 32 bits
  227. */
  228. MPUI1610_SLEEP_SAVE_MPUI_CTRL,
  229. MPUI1610_SLEEP_SAVE_MPUI_DSP_BOOT_CONFIG,
  230. MPUI1610_SLEEP_SAVE_MPUI_DSP_API_CONFIG,
  231. MPUI1610_SLEEP_SAVE_MPUI_DSP_STATUS,
  232. MPUI1610_SLEEP_SAVE_EMIFF_SDRAM_CONFIG,
  233. MPUI1610_SLEEP_SAVE_EMIFS_CONFIG,
  234. MPUI1610_SLEEP_SAVE_OMAP_IH1_MIR,
  235. MPUI1610_SLEEP_SAVE_OMAP_IH2_0_MIR,
  236. MPUI1610_SLEEP_SAVE_OMAP_IH2_1_MIR,
  237. MPUI1610_SLEEP_SAVE_OMAP_IH2_2_MIR,
  238. MPUI1610_SLEEP_SAVE_OMAP_IH2_3_MIR,
  239. #if defined(CONFIG_ARCH_OMAP16XX)
  240. MPUI1610_SLEEP_SAVE_SIZE
  241. #else
  242. MPUI1610_SLEEP_SAVE_SIZE = 0
  243. #endif
  244. };
  245. #endif /* ASSEMBLER */
  246. #endif /* __ASM_ARCH_OMAP_PM_H */