dev.c 49 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684
  1. /*
  2. * Linux device driver for RTL8187
  3. *
  4. * Copyright 2007 Michael Wu <flamingice@sourmilk.net>
  5. * Copyright 2007 Andrea Merello <andrea.merello@gmail.com>
  6. *
  7. * Based on the r8187 driver, which is:
  8. * Copyright 2005 Andrea Merello <andrea.merello@gmail.com>, et al.
  9. *
  10. * The driver was extended to the RTL8187B in 2008 by:
  11. * Herton Ronaldo Krzesinski <herton@mandriva.com.br>
  12. * Hin-Tak Leung <htl10@users.sourceforge.net>
  13. * Larry Finger <Larry.Finger@lwfinger.net>
  14. *
  15. * Magic delays and register offsets below are taken from the original
  16. * r8187 driver sources. Thanks to Realtek for their support!
  17. *
  18. * This program is free software; you can redistribute it and/or modify
  19. * it under the terms of the GNU General Public License version 2 as
  20. * published by the Free Software Foundation.
  21. */
  22. #include <linux/usb.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/etherdevice.h>
  26. #include <linux/eeprom_93cx6.h>
  27. #include <linux/module.h>
  28. #include <net/mac80211.h>
  29. #include "rtl8187.h"
  30. #include "rtl8225.h"
  31. #ifdef CONFIG_RTL8187_LEDS
  32. #include "leds.h"
  33. #endif
  34. #include "rfkill.h"
  35. MODULE_AUTHOR("Michael Wu <flamingice@sourmilk.net>");
  36. MODULE_AUTHOR("Andrea Merello <andrea.merello@gmail.com>");
  37. MODULE_AUTHOR("Herton Ronaldo Krzesinski <herton@mandriva.com.br>");
  38. MODULE_AUTHOR("Hin-Tak Leung <htl10@users.sourceforge.net>");
  39. MODULE_AUTHOR("Larry Finger <Larry.Finger@lwfinger.net>");
  40. MODULE_DESCRIPTION("RTL8187/RTL8187B USB wireless driver");
  41. MODULE_LICENSE("GPL");
  42. static const struct usb_device_id rtl8187_table[] = {
  43. /* Asus */
  44. {USB_DEVICE(0x0b05, 0x171d), .driver_info = DEVICE_RTL8187},
  45. /* Belkin */
  46. {USB_DEVICE(0x050d, 0x705e), .driver_info = DEVICE_RTL8187B},
  47. /* Realtek */
  48. {USB_DEVICE(0x0bda, 0x8187), .driver_info = DEVICE_RTL8187},
  49. {USB_DEVICE(0x0bda, 0x8189), .driver_info = DEVICE_RTL8187B},
  50. {USB_DEVICE(0x0bda, 0x8197), .driver_info = DEVICE_RTL8187B},
  51. {USB_DEVICE(0x0bda, 0x8198), .driver_info = DEVICE_RTL8187B},
  52. /* Surecom */
  53. {USB_DEVICE(0x0769, 0x11F2), .driver_info = DEVICE_RTL8187},
  54. /* Logitech */
  55. {USB_DEVICE(0x0789, 0x010C), .driver_info = DEVICE_RTL8187},
  56. /* Netgear */
  57. {USB_DEVICE(0x0846, 0x6100), .driver_info = DEVICE_RTL8187},
  58. {USB_DEVICE(0x0846, 0x6a00), .driver_info = DEVICE_RTL8187},
  59. {USB_DEVICE(0x0846, 0x4260), .driver_info = DEVICE_RTL8187B},
  60. /* HP */
  61. {USB_DEVICE(0x03f0, 0xca02), .driver_info = DEVICE_RTL8187},
  62. /* Sitecom */
  63. {USB_DEVICE(0x0df6, 0x000d), .driver_info = DEVICE_RTL8187},
  64. {USB_DEVICE(0x0df6, 0x0028), .driver_info = DEVICE_RTL8187B},
  65. {USB_DEVICE(0x0df6, 0x0029), .driver_info = DEVICE_RTL8187B},
  66. /* Sphairon Access Systems GmbH */
  67. {USB_DEVICE(0x114B, 0x0150), .driver_info = DEVICE_RTL8187},
  68. /* Dick Smith Electronics */
  69. {USB_DEVICE(0x1371, 0x9401), .driver_info = DEVICE_RTL8187},
  70. /* Abocom */
  71. {USB_DEVICE(0x13d1, 0xabe6), .driver_info = DEVICE_RTL8187},
  72. /* Qcom */
  73. {USB_DEVICE(0x18E8, 0x6232), .driver_info = DEVICE_RTL8187},
  74. /* AirLive */
  75. {USB_DEVICE(0x1b75, 0x8187), .driver_info = DEVICE_RTL8187},
  76. /* Linksys */
  77. {USB_DEVICE(0x1737, 0x0073), .driver_info = DEVICE_RTL8187B},
  78. {}
  79. };
  80. MODULE_DEVICE_TABLE(usb, rtl8187_table);
  81. static const struct ieee80211_rate rtl818x_rates[] = {
  82. { .bitrate = 10, .hw_value = 0, },
  83. { .bitrate = 20, .hw_value = 1, },
  84. { .bitrate = 55, .hw_value = 2, },
  85. { .bitrate = 110, .hw_value = 3, },
  86. { .bitrate = 60, .hw_value = 4, },
  87. { .bitrate = 90, .hw_value = 5, },
  88. { .bitrate = 120, .hw_value = 6, },
  89. { .bitrate = 180, .hw_value = 7, },
  90. { .bitrate = 240, .hw_value = 8, },
  91. { .bitrate = 360, .hw_value = 9, },
  92. { .bitrate = 480, .hw_value = 10, },
  93. { .bitrate = 540, .hw_value = 11, },
  94. };
  95. static const struct ieee80211_channel rtl818x_channels[] = {
  96. { .center_freq = 2412 },
  97. { .center_freq = 2417 },
  98. { .center_freq = 2422 },
  99. { .center_freq = 2427 },
  100. { .center_freq = 2432 },
  101. { .center_freq = 2437 },
  102. { .center_freq = 2442 },
  103. { .center_freq = 2447 },
  104. { .center_freq = 2452 },
  105. { .center_freq = 2457 },
  106. { .center_freq = 2462 },
  107. { .center_freq = 2467 },
  108. { .center_freq = 2472 },
  109. { .center_freq = 2484 },
  110. };
  111. static void rtl8187_iowrite_async_cb(struct urb *urb)
  112. {
  113. kfree(urb->context);
  114. }
  115. static void rtl8187_iowrite_async(struct rtl8187_priv *priv, __le16 addr,
  116. void *data, u16 len)
  117. {
  118. struct usb_ctrlrequest *dr;
  119. struct urb *urb;
  120. struct rtl8187_async_write_data {
  121. u8 data[4];
  122. struct usb_ctrlrequest dr;
  123. } *buf;
  124. int rc;
  125. buf = kmalloc(sizeof(*buf), GFP_ATOMIC);
  126. if (!buf)
  127. return;
  128. urb = usb_alloc_urb(0, GFP_ATOMIC);
  129. if (!urb) {
  130. kfree(buf);
  131. return;
  132. }
  133. dr = &buf->dr;
  134. dr->bRequestType = RTL8187_REQT_WRITE;
  135. dr->bRequest = RTL8187_REQ_SET_REG;
  136. dr->wValue = addr;
  137. dr->wIndex = 0;
  138. dr->wLength = cpu_to_le16(len);
  139. memcpy(buf, data, len);
  140. usb_fill_control_urb(urb, priv->udev, usb_sndctrlpipe(priv->udev, 0),
  141. (unsigned char *)dr, buf, len,
  142. rtl8187_iowrite_async_cb, buf);
  143. usb_anchor_urb(urb, &priv->anchored);
  144. rc = usb_submit_urb(urb, GFP_ATOMIC);
  145. if (rc < 0) {
  146. kfree(buf);
  147. usb_unanchor_urb(urb);
  148. }
  149. usb_free_urb(urb);
  150. }
  151. static inline void rtl818x_iowrite32_async(struct rtl8187_priv *priv,
  152. __le32 *addr, u32 val)
  153. {
  154. __le32 buf = cpu_to_le32(val);
  155. rtl8187_iowrite_async(priv, cpu_to_le16((unsigned long)addr),
  156. &buf, sizeof(buf));
  157. }
  158. void rtl8187_write_phy(struct ieee80211_hw *dev, u8 addr, u32 data)
  159. {
  160. struct rtl8187_priv *priv = dev->priv;
  161. data <<= 8;
  162. data |= addr | 0x80;
  163. rtl818x_iowrite8(priv, &priv->map->PHY[3], (data >> 24) & 0xFF);
  164. rtl818x_iowrite8(priv, &priv->map->PHY[2], (data >> 16) & 0xFF);
  165. rtl818x_iowrite8(priv, &priv->map->PHY[1], (data >> 8) & 0xFF);
  166. rtl818x_iowrite8(priv, &priv->map->PHY[0], data & 0xFF);
  167. }
  168. static void rtl8187_tx_cb(struct urb *urb)
  169. {
  170. struct sk_buff *skb = (struct sk_buff *)urb->context;
  171. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  172. struct ieee80211_hw *hw = info->rate_driver_data[0];
  173. struct rtl8187_priv *priv = hw->priv;
  174. skb_pull(skb, priv->is_rtl8187b ? sizeof(struct rtl8187b_tx_hdr) :
  175. sizeof(struct rtl8187_tx_hdr));
  176. ieee80211_tx_info_clear_status(info);
  177. if (!(urb->status) && !(info->flags & IEEE80211_TX_CTL_NO_ACK)) {
  178. if (priv->is_rtl8187b) {
  179. skb_queue_tail(&priv->b_tx_status.queue, skb);
  180. /* queue is "full", discard last items */
  181. while (skb_queue_len(&priv->b_tx_status.queue) > 5) {
  182. struct sk_buff *old_skb;
  183. dev_dbg(&priv->udev->dev,
  184. "transmit status queue full\n");
  185. old_skb = skb_dequeue(&priv->b_tx_status.queue);
  186. ieee80211_tx_status_irqsafe(hw, old_skb);
  187. }
  188. return;
  189. } else {
  190. info->flags |= IEEE80211_TX_STAT_ACK;
  191. }
  192. }
  193. if (priv->is_rtl8187b)
  194. ieee80211_tx_status_irqsafe(hw, skb);
  195. else {
  196. /* Retry information for the RTI8187 is only available by
  197. * reading a register in the device. We are in interrupt mode
  198. * here, thus queue the skb and finish on a work queue. */
  199. skb_queue_tail(&priv->b_tx_status.queue, skb);
  200. ieee80211_queue_delayed_work(hw, &priv->work, 0);
  201. }
  202. }
  203. static void rtl8187_tx(struct ieee80211_hw *dev,
  204. struct ieee80211_tx_control *control,
  205. struct sk_buff *skb)
  206. {
  207. struct rtl8187_priv *priv = dev->priv;
  208. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  209. struct ieee80211_hdr *tx_hdr = (struct ieee80211_hdr *)(skb->data);
  210. unsigned int ep;
  211. void *buf;
  212. struct urb *urb;
  213. __le16 rts_dur = 0;
  214. u32 flags;
  215. int rc;
  216. urb = usb_alloc_urb(0, GFP_ATOMIC);
  217. if (!urb) {
  218. kfree_skb(skb);
  219. return;
  220. }
  221. flags = skb->len;
  222. flags |= RTL818X_TX_DESC_FLAG_NO_ENC;
  223. flags |= ieee80211_get_tx_rate(dev, info)->hw_value << 24;
  224. if (ieee80211_has_morefrags(tx_hdr->frame_control))
  225. flags |= RTL818X_TX_DESC_FLAG_MOREFRAG;
  226. /* HW will perform RTS-CTS when only RTS flags is set.
  227. * HW will perform CTS-to-self when both RTS and CTS flags are set.
  228. * RTS rate and RTS duration will be used also for CTS-to-self.
  229. */
  230. if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  231. flags |= RTL818X_TX_DESC_FLAG_RTS;
  232. flags |= ieee80211_get_rts_cts_rate(dev, info)->hw_value << 19;
  233. rts_dur = ieee80211_rts_duration(dev, priv->vif,
  234. skb->len, info);
  235. } else if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  236. flags |= RTL818X_TX_DESC_FLAG_RTS | RTL818X_TX_DESC_FLAG_CTS;
  237. flags |= ieee80211_get_rts_cts_rate(dev, info)->hw_value << 19;
  238. rts_dur = ieee80211_ctstoself_duration(dev, priv->vif,
  239. skb->len, info);
  240. }
  241. if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
  242. if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
  243. priv->seqno += 0x10;
  244. tx_hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
  245. tx_hdr->seq_ctrl |= cpu_to_le16(priv->seqno);
  246. }
  247. if (!priv->is_rtl8187b) {
  248. struct rtl8187_tx_hdr *hdr = skb_push(skb, sizeof(*hdr));
  249. hdr->flags = cpu_to_le32(flags);
  250. hdr->len = 0;
  251. hdr->rts_duration = rts_dur;
  252. hdr->retry = cpu_to_le32((info->control.rates[0].count - 1) << 8);
  253. buf = hdr;
  254. ep = 2;
  255. } else {
  256. /* fc needs to be calculated before skb_push() */
  257. unsigned int epmap[4] = { 6, 7, 5, 4 };
  258. u16 fc = le16_to_cpu(tx_hdr->frame_control);
  259. struct rtl8187b_tx_hdr *hdr = skb_push(skb, sizeof(*hdr));
  260. struct ieee80211_rate *txrate =
  261. ieee80211_get_tx_rate(dev, info);
  262. memset(hdr, 0, sizeof(*hdr));
  263. hdr->flags = cpu_to_le32(flags);
  264. hdr->rts_duration = rts_dur;
  265. hdr->retry = cpu_to_le32((info->control.rates[0].count - 1) << 8);
  266. hdr->tx_duration =
  267. ieee80211_generic_frame_duration(dev, priv->vif,
  268. info->band,
  269. skb->len, txrate);
  270. buf = hdr;
  271. if ((fc & IEEE80211_FCTL_FTYPE) == IEEE80211_FTYPE_MGMT)
  272. ep = 12;
  273. else
  274. ep = epmap[skb_get_queue_mapping(skb)];
  275. }
  276. info->rate_driver_data[0] = dev;
  277. info->rate_driver_data[1] = urb;
  278. usb_fill_bulk_urb(urb, priv->udev, usb_sndbulkpipe(priv->udev, ep),
  279. buf, skb->len, rtl8187_tx_cb, skb);
  280. urb->transfer_flags |= URB_ZERO_PACKET;
  281. usb_anchor_urb(urb, &priv->anchored);
  282. rc = usb_submit_urb(urb, GFP_ATOMIC);
  283. if (rc < 0) {
  284. usb_unanchor_urb(urb);
  285. kfree_skb(skb);
  286. }
  287. usb_free_urb(urb);
  288. }
  289. static void rtl8187_rx_cb(struct urb *urb)
  290. {
  291. struct sk_buff *skb = (struct sk_buff *)urb->context;
  292. struct rtl8187_rx_info *info = (struct rtl8187_rx_info *)skb->cb;
  293. struct ieee80211_hw *dev = info->dev;
  294. struct rtl8187_priv *priv = dev->priv;
  295. struct ieee80211_rx_status rx_status = { 0 };
  296. int rate, signal;
  297. u32 flags;
  298. unsigned long f;
  299. spin_lock_irqsave(&priv->rx_queue.lock, f);
  300. __skb_unlink(skb, &priv->rx_queue);
  301. spin_unlock_irqrestore(&priv->rx_queue.lock, f);
  302. skb_put(skb, urb->actual_length);
  303. if (unlikely(urb->status)) {
  304. dev_kfree_skb_irq(skb);
  305. return;
  306. }
  307. if (!priv->is_rtl8187b) {
  308. struct rtl8187_rx_hdr *hdr =
  309. (typeof(hdr))(skb_tail_pointer(skb) - sizeof(*hdr));
  310. flags = le32_to_cpu(hdr->flags);
  311. /* As with the RTL8187B below, the AGC is used to calculate
  312. * signal strength. In this case, the scaling
  313. * constants are derived from the output of p54usb.
  314. */
  315. signal = -4 - ((27 * hdr->agc) >> 6);
  316. rx_status.antenna = (hdr->signal >> 7) & 1;
  317. rx_status.mactime = le64_to_cpu(hdr->mac_time);
  318. } else {
  319. struct rtl8187b_rx_hdr *hdr =
  320. (typeof(hdr))(skb_tail_pointer(skb) - sizeof(*hdr));
  321. /* The Realtek datasheet for the RTL8187B shows that the RX
  322. * header contains the following quantities: signal quality,
  323. * RSSI, AGC, the received power in dB, and the measured SNR.
  324. * In testing, none of these quantities show qualitative
  325. * agreement with AP signal strength, except for the AGC,
  326. * which is inversely proportional to the strength of the
  327. * signal. In the following, the signal strength
  328. * is derived from the AGC. The arbitrary scaling constants
  329. * are chosen to make the results close to the values obtained
  330. * for a BCM4312 using b43 as the driver. The noise is ignored
  331. * for now.
  332. */
  333. flags = le32_to_cpu(hdr->flags);
  334. signal = 14 - hdr->agc / 2;
  335. rx_status.antenna = (hdr->rssi >> 7) & 1;
  336. rx_status.mactime = le64_to_cpu(hdr->mac_time);
  337. }
  338. rx_status.signal = signal;
  339. priv->signal = signal;
  340. rate = (flags >> 20) & 0xF;
  341. skb_trim(skb, flags & 0x0FFF);
  342. rx_status.rate_idx = rate;
  343. rx_status.freq = dev->conf.chandef.chan->center_freq;
  344. rx_status.band = dev->conf.chandef.chan->band;
  345. rx_status.flag |= RX_FLAG_MACTIME_START;
  346. if (flags & RTL818X_RX_DESC_FLAG_SPLCP)
  347. rx_status.enc_flags |= RX_ENC_FLAG_SHORTPRE;
  348. if (flags & RTL818X_RX_DESC_FLAG_CRC32_ERR)
  349. rx_status.flag |= RX_FLAG_FAILED_FCS_CRC;
  350. memcpy(IEEE80211_SKB_RXCB(skb), &rx_status, sizeof(rx_status));
  351. ieee80211_rx_irqsafe(dev, skb);
  352. skb = dev_alloc_skb(RTL8187_MAX_RX);
  353. if (unlikely(!skb)) {
  354. /* TODO check rx queue length and refill *somewhere* */
  355. return;
  356. }
  357. info = (struct rtl8187_rx_info *)skb->cb;
  358. info->urb = urb;
  359. info->dev = dev;
  360. urb->transfer_buffer = skb_tail_pointer(skb);
  361. urb->context = skb;
  362. skb_queue_tail(&priv->rx_queue, skb);
  363. usb_anchor_urb(urb, &priv->anchored);
  364. if (usb_submit_urb(urb, GFP_ATOMIC)) {
  365. usb_unanchor_urb(urb);
  366. skb_unlink(skb, &priv->rx_queue);
  367. dev_kfree_skb_irq(skb);
  368. }
  369. }
  370. static int rtl8187_init_urbs(struct ieee80211_hw *dev)
  371. {
  372. struct rtl8187_priv *priv = dev->priv;
  373. struct urb *entry = NULL;
  374. struct sk_buff *skb;
  375. struct rtl8187_rx_info *info;
  376. int ret = 0;
  377. while (skb_queue_len(&priv->rx_queue) < 32) {
  378. skb = __dev_alloc_skb(RTL8187_MAX_RX, GFP_KERNEL);
  379. if (!skb) {
  380. ret = -ENOMEM;
  381. goto err;
  382. }
  383. entry = usb_alloc_urb(0, GFP_KERNEL);
  384. if (!entry) {
  385. ret = -ENOMEM;
  386. goto err;
  387. }
  388. usb_fill_bulk_urb(entry, priv->udev,
  389. usb_rcvbulkpipe(priv->udev,
  390. priv->is_rtl8187b ? 3 : 1),
  391. skb_tail_pointer(skb),
  392. RTL8187_MAX_RX, rtl8187_rx_cb, skb);
  393. info = (struct rtl8187_rx_info *)skb->cb;
  394. info->urb = entry;
  395. info->dev = dev;
  396. skb_queue_tail(&priv->rx_queue, skb);
  397. usb_anchor_urb(entry, &priv->anchored);
  398. ret = usb_submit_urb(entry, GFP_KERNEL);
  399. if (ret) {
  400. skb_unlink(skb, &priv->rx_queue);
  401. usb_unanchor_urb(entry);
  402. usb_put_urb(entry);
  403. goto err;
  404. }
  405. usb_put_urb(entry);
  406. }
  407. return ret;
  408. err:
  409. kfree_skb(skb);
  410. usb_kill_anchored_urbs(&priv->anchored);
  411. return ret;
  412. }
  413. static void rtl8187b_status_cb(struct urb *urb)
  414. {
  415. struct ieee80211_hw *hw = (struct ieee80211_hw *)urb->context;
  416. struct rtl8187_priv *priv = hw->priv;
  417. u64 val;
  418. unsigned int cmd_type;
  419. if (unlikely(urb->status))
  420. return;
  421. /*
  422. * Read from status buffer:
  423. *
  424. * bits [30:31] = cmd type:
  425. * - 0 indicates tx beacon interrupt
  426. * - 1 indicates tx close descriptor
  427. *
  428. * In the case of tx beacon interrupt:
  429. * [0:9] = Last Beacon CW
  430. * [10:29] = reserved
  431. * [30:31] = 00b
  432. * [32:63] = Last Beacon TSF
  433. *
  434. * If it's tx close descriptor:
  435. * [0:7] = Packet Retry Count
  436. * [8:14] = RTS Retry Count
  437. * [15] = TOK
  438. * [16:27] = Sequence No
  439. * [28] = LS
  440. * [29] = FS
  441. * [30:31] = 01b
  442. * [32:47] = unused (reserved?)
  443. * [48:63] = MAC Used Time
  444. */
  445. val = le64_to_cpu(priv->b_tx_status.buf);
  446. cmd_type = (val >> 30) & 0x3;
  447. if (cmd_type == 1) {
  448. unsigned int pkt_rc, seq_no;
  449. bool tok;
  450. struct sk_buff *skb;
  451. struct ieee80211_hdr *ieee80211hdr;
  452. unsigned long flags;
  453. pkt_rc = val & 0xFF;
  454. tok = val & (1 << 15);
  455. seq_no = (val >> 16) & 0xFFF;
  456. spin_lock_irqsave(&priv->b_tx_status.queue.lock, flags);
  457. skb_queue_reverse_walk(&priv->b_tx_status.queue, skb) {
  458. ieee80211hdr = (struct ieee80211_hdr *)skb->data;
  459. /*
  460. * While testing, it was discovered that the seq_no
  461. * doesn't actually contains the sequence number.
  462. * Instead of returning just the 12 bits of sequence
  463. * number, hardware is returning entire sequence control
  464. * (fragment number plus sequence number) in a 12 bit
  465. * only field overflowing after some time. As a
  466. * workaround, just consider the lower bits, and expect
  467. * it's unlikely we wrongly ack some sent data
  468. */
  469. if ((le16_to_cpu(ieee80211hdr->seq_ctrl)
  470. & 0xFFF) == seq_no)
  471. break;
  472. }
  473. if (skb != (struct sk_buff *) &priv->b_tx_status.queue) {
  474. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  475. __skb_unlink(skb, &priv->b_tx_status.queue);
  476. if (tok)
  477. info->flags |= IEEE80211_TX_STAT_ACK;
  478. info->status.rates[0].count = pkt_rc + 1;
  479. ieee80211_tx_status_irqsafe(hw, skb);
  480. }
  481. spin_unlock_irqrestore(&priv->b_tx_status.queue.lock, flags);
  482. }
  483. usb_anchor_urb(urb, &priv->anchored);
  484. if (usb_submit_urb(urb, GFP_ATOMIC))
  485. usb_unanchor_urb(urb);
  486. }
  487. static int rtl8187b_init_status_urb(struct ieee80211_hw *dev)
  488. {
  489. struct rtl8187_priv *priv = dev->priv;
  490. struct urb *entry;
  491. int ret = 0;
  492. entry = usb_alloc_urb(0, GFP_KERNEL);
  493. if (!entry)
  494. return -ENOMEM;
  495. usb_fill_bulk_urb(entry, priv->udev, usb_rcvbulkpipe(priv->udev, 9),
  496. &priv->b_tx_status.buf, sizeof(priv->b_tx_status.buf),
  497. rtl8187b_status_cb, dev);
  498. usb_anchor_urb(entry, &priv->anchored);
  499. ret = usb_submit_urb(entry, GFP_KERNEL);
  500. if (ret)
  501. usb_unanchor_urb(entry);
  502. usb_free_urb(entry);
  503. return ret;
  504. }
  505. static void rtl8187_set_anaparam(struct rtl8187_priv *priv, bool rfon)
  506. {
  507. u32 anaparam, anaparam2;
  508. u8 anaparam3, reg;
  509. if (!priv->is_rtl8187b) {
  510. if (rfon) {
  511. anaparam = RTL8187_RTL8225_ANAPARAM_ON;
  512. anaparam2 = RTL8187_RTL8225_ANAPARAM2_ON;
  513. } else {
  514. anaparam = RTL8187_RTL8225_ANAPARAM_OFF;
  515. anaparam2 = RTL8187_RTL8225_ANAPARAM2_OFF;
  516. }
  517. } else {
  518. if (rfon) {
  519. anaparam = RTL8187B_RTL8225_ANAPARAM_ON;
  520. anaparam2 = RTL8187B_RTL8225_ANAPARAM2_ON;
  521. anaparam3 = RTL8187B_RTL8225_ANAPARAM3_ON;
  522. } else {
  523. anaparam = RTL8187B_RTL8225_ANAPARAM_OFF;
  524. anaparam2 = RTL8187B_RTL8225_ANAPARAM2_OFF;
  525. anaparam3 = RTL8187B_RTL8225_ANAPARAM3_OFF;
  526. }
  527. }
  528. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD,
  529. RTL818X_EEPROM_CMD_CONFIG);
  530. reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
  531. reg |= RTL818X_CONFIG3_ANAPARAM_WRITE;
  532. rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg);
  533. rtl818x_iowrite32(priv, &priv->map->ANAPARAM, anaparam);
  534. rtl818x_iowrite32(priv, &priv->map->ANAPARAM2, anaparam2);
  535. if (priv->is_rtl8187b)
  536. rtl818x_iowrite8(priv, &priv->map->ANAPARAM3A, anaparam3);
  537. reg &= ~RTL818X_CONFIG3_ANAPARAM_WRITE;
  538. rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg);
  539. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD,
  540. RTL818X_EEPROM_CMD_NORMAL);
  541. }
  542. static int rtl8187_cmd_reset(struct ieee80211_hw *dev)
  543. {
  544. struct rtl8187_priv *priv = dev->priv;
  545. u8 reg;
  546. int i;
  547. reg = rtl818x_ioread8(priv, &priv->map->CMD);
  548. reg &= (1 << 1);
  549. reg |= RTL818X_CMD_RESET;
  550. rtl818x_iowrite8(priv, &priv->map->CMD, reg);
  551. i = 10;
  552. do {
  553. msleep(2);
  554. if (!(rtl818x_ioread8(priv, &priv->map->CMD) &
  555. RTL818X_CMD_RESET))
  556. break;
  557. } while (--i);
  558. if (!i) {
  559. wiphy_err(dev->wiphy, "Reset timeout!\n");
  560. return -ETIMEDOUT;
  561. }
  562. /* reload registers from eeprom */
  563. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_LOAD);
  564. i = 10;
  565. do {
  566. msleep(4);
  567. if (!(rtl818x_ioread8(priv, &priv->map->EEPROM_CMD) &
  568. RTL818X_EEPROM_CMD_CONFIG))
  569. break;
  570. } while (--i);
  571. if (!i) {
  572. wiphy_err(dev->wiphy, "eeprom reset timeout!\n");
  573. return -ETIMEDOUT;
  574. }
  575. return 0;
  576. }
  577. static int rtl8187_init_hw(struct ieee80211_hw *dev)
  578. {
  579. struct rtl8187_priv *priv = dev->priv;
  580. u8 reg;
  581. int res;
  582. /* reset */
  583. rtl8187_set_anaparam(priv, true);
  584. rtl818x_iowrite16(priv, &priv->map->INT_MASK, 0);
  585. msleep(200);
  586. rtl818x_iowrite8(priv, (u8 *)0xFE18, 0x10);
  587. rtl818x_iowrite8(priv, (u8 *)0xFE18, 0x11);
  588. rtl818x_iowrite8(priv, (u8 *)0xFE18, 0x00);
  589. msleep(200);
  590. res = rtl8187_cmd_reset(dev);
  591. if (res)
  592. return res;
  593. rtl8187_set_anaparam(priv, true);
  594. /* setup card */
  595. rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, 0);
  596. rtl818x_iowrite8(priv, &priv->map->GPIO0, 0);
  597. rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, (4 << 8));
  598. rtl818x_iowrite8(priv, &priv->map->GPIO0, 1);
  599. rtl818x_iowrite8(priv, &priv->map->GP_ENABLE, 0);
  600. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  601. rtl818x_iowrite16(priv, (__le16 *)0xFFF4, 0xFFFF);
  602. reg = rtl818x_ioread8(priv, &priv->map->CONFIG1);
  603. reg &= 0x3F;
  604. reg |= 0x80;
  605. rtl818x_iowrite8(priv, &priv->map->CONFIG1, reg);
  606. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  607. rtl818x_iowrite32(priv, &priv->map->INT_TIMEOUT, 0);
  608. rtl818x_iowrite8(priv, &priv->map->WPA_CONF, 0);
  609. rtl818x_iowrite8(priv, &priv->map->RATE_FALLBACK, 0);
  610. // TODO: set RESP_RATE and BRSR properly
  611. rtl818x_iowrite8(priv, &priv->map->RESP_RATE, (8 << 4) | 0);
  612. rtl818x_iowrite16(priv, &priv->map->BRSR, 0x01F3);
  613. /* host_usb_init */
  614. rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, 0);
  615. rtl818x_iowrite8(priv, &priv->map->GPIO0, 0);
  616. reg = rtl818x_ioread8(priv, (u8 *)0xFE53);
  617. rtl818x_iowrite8(priv, (u8 *)0xFE53, reg | (1 << 7));
  618. rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, (4 << 8));
  619. rtl818x_iowrite8(priv, &priv->map->GPIO0, 0x20);
  620. rtl818x_iowrite8(priv, &priv->map->GP_ENABLE, 0);
  621. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, 0x80);
  622. rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, 0x80);
  623. rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x80);
  624. msleep(100);
  625. rtl818x_iowrite32(priv, &priv->map->RF_TIMING, 0x000a8008);
  626. rtl818x_iowrite16(priv, &priv->map->BRSR, 0xFFFF);
  627. rtl818x_iowrite32(priv, &priv->map->RF_PARA, 0x00100044);
  628. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD,
  629. RTL818X_EEPROM_CMD_CONFIG);
  630. rtl818x_iowrite8(priv, &priv->map->CONFIG3, 0x44);
  631. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD,
  632. RTL818X_EEPROM_CMD_NORMAL);
  633. rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x1FF7);
  634. msleep(100);
  635. priv->rf->init(dev);
  636. rtl818x_iowrite16(priv, &priv->map->BRSR, 0x01F3);
  637. reg = rtl818x_ioread8(priv, &priv->map->PGSELECT) & ~1;
  638. rtl818x_iowrite8(priv, &priv->map->PGSELECT, reg | 1);
  639. rtl818x_iowrite16(priv, (__le16 *)0xFFFE, 0x10);
  640. rtl818x_iowrite8(priv, &priv->map->TALLY_SEL, 0x80);
  641. rtl818x_iowrite8(priv, (u8 *)0xFFFF, 0x60);
  642. rtl818x_iowrite8(priv, &priv->map->PGSELECT, reg);
  643. return 0;
  644. }
  645. static const u8 rtl8187b_reg_table[][3] = {
  646. {0xF0, 0x32, 0}, {0xF1, 0x32, 0}, {0xF2, 0x00, 0}, {0xF3, 0x00, 0},
  647. {0xF4, 0x32, 0}, {0xF5, 0x43, 0}, {0xF6, 0x00, 0}, {0xF7, 0x00, 0},
  648. {0xF8, 0x46, 0}, {0xF9, 0xA4, 0}, {0xFA, 0x00, 0}, {0xFB, 0x00, 0},
  649. {0xFC, 0x96, 0}, {0xFD, 0xA4, 0}, {0xFE, 0x00, 0}, {0xFF, 0x00, 0},
  650. {0x58, 0x4B, 1}, {0x59, 0x00, 1}, {0x5A, 0x4B, 1}, {0x5B, 0x00, 1},
  651. {0x60, 0x4B, 1}, {0x61, 0x09, 1}, {0x62, 0x4B, 1}, {0x63, 0x09, 1},
  652. {0xCE, 0x0F, 1}, {0xCF, 0x00, 1}, {0xF0, 0x4E, 1}, {0xF1, 0x01, 1},
  653. {0xF2, 0x02, 1}, {0xF3, 0x03, 1}, {0xF4, 0x04, 1}, {0xF5, 0x05, 1},
  654. {0xF6, 0x06, 1}, {0xF7, 0x07, 1}, {0xF8, 0x08, 1},
  655. {0x4E, 0x00, 2}, {0x0C, 0x04, 2}, {0x21, 0x61, 2}, {0x22, 0x68, 2},
  656. {0x23, 0x6F, 2}, {0x24, 0x76, 2}, {0x25, 0x7D, 2}, {0x26, 0x84, 2},
  657. {0x27, 0x8D, 2}, {0x4D, 0x08, 2}, {0x50, 0x05, 2}, {0x51, 0xF5, 2},
  658. {0x52, 0x04, 2}, {0x53, 0xA0, 2}, {0x54, 0x1F, 2}, {0x55, 0x23, 2},
  659. {0x56, 0x45, 2}, {0x57, 0x67, 2}, {0x58, 0x08, 2}, {0x59, 0x08, 2},
  660. {0x5A, 0x08, 2}, {0x5B, 0x08, 2}, {0x60, 0x08, 2}, {0x61, 0x08, 2},
  661. {0x62, 0x08, 2}, {0x63, 0x08, 2}, {0x64, 0xCF, 2},
  662. {0x5B, 0x40, 0}, {0x84, 0x88, 0}, {0x85, 0x24, 0}, {0x88, 0x54, 0},
  663. {0x8B, 0xB8, 0}, {0x8C, 0x07, 0}, {0x8D, 0x00, 0}, {0x94, 0x1B, 0},
  664. {0x95, 0x12, 0}, {0x96, 0x00, 0}, {0x97, 0x06, 0}, {0x9D, 0x1A, 0},
  665. {0x9F, 0x10, 0}, {0xB4, 0x22, 0}, {0xBE, 0x80, 0}, {0xDB, 0x00, 0},
  666. {0xEE, 0x00, 0}, {0x4C, 0x00, 2},
  667. {0x9F, 0x00, 3}, {0x8C, 0x01, 0}, {0x8D, 0x10, 0}, {0x8E, 0x08, 0},
  668. {0x8F, 0x00, 0}
  669. };
  670. static int rtl8187b_init_hw(struct ieee80211_hw *dev)
  671. {
  672. struct rtl8187_priv *priv = dev->priv;
  673. int res, i;
  674. u8 reg;
  675. rtl8187_set_anaparam(priv, true);
  676. /* Reset PLL sequence on 8187B. Realtek note: reduces power
  677. * consumption about 30 mA */
  678. rtl818x_iowrite8(priv, (u8 *)0xFF61, 0x10);
  679. reg = rtl818x_ioread8(priv, (u8 *)0xFF62);
  680. rtl818x_iowrite8(priv, (u8 *)0xFF62, reg & ~(1 << 5));
  681. rtl818x_iowrite8(priv, (u8 *)0xFF62, reg | (1 << 5));
  682. res = rtl8187_cmd_reset(dev);
  683. if (res)
  684. return res;
  685. rtl8187_set_anaparam(priv, true);
  686. /* BRSR (Basic Rate Set Register) on 8187B looks to be the same as
  687. * RESP_RATE on 8187L in Realtek sources: each bit should be each
  688. * one of the 12 rates, all are enabled */
  689. rtl818x_iowrite16(priv, (__le16 *)0xFF34, 0x0FFF);
  690. reg = rtl818x_ioread8(priv, &priv->map->CW_CONF);
  691. reg |= RTL818X_CW_CONF_PERPACKET_RETRY;
  692. rtl818x_iowrite8(priv, &priv->map->CW_CONF, reg);
  693. /* Auto Rate Fallback Register (ARFR): 1M-54M setting */
  694. rtl818x_iowrite16_idx(priv, (__le16 *)0xFFE0, 0x0FFF, 1);
  695. rtl818x_iowrite8_idx(priv, (u8 *)0xFFE2, 0x00, 1);
  696. rtl818x_iowrite16_idx(priv, (__le16 *)0xFFD4, 0xFFFF, 1);
  697. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD,
  698. RTL818X_EEPROM_CMD_CONFIG);
  699. reg = rtl818x_ioread8(priv, &priv->map->CONFIG1);
  700. rtl818x_iowrite8(priv, &priv->map->CONFIG1, (reg & 0x3F) | 0x80);
  701. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD,
  702. RTL818X_EEPROM_CMD_NORMAL);
  703. rtl818x_iowrite8(priv, &priv->map->WPA_CONF, 0);
  704. for (i = 0; i < ARRAY_SIZE(rtl8187b_reg_table); i++) {
  705. rtl818x_iowrite8_idx(priv,
  706. (u8 *)(uintptr_t)
  707. (rtl8187b_reg_table[i][0] | 0xFF00),
  708. rtl8187b_reg_table[i][1],
  709. rtl8187b_reg_table[i][2]);
  710. }
  711. rtl818x_iowrite16(priv, &priv->map->TID_AC_MAP, 0xFA50);
  712. rtl818x_iowrite16(priv, &priv->map->INT_MIG, 0);
  713. rtl818x_iowrite32_idx(priv, (__le32 *)0xFFF0, 0, 1);
  714. rtl818x_iowrite32_idx(priv, (__le32 *)0xFFF4, 0, 1);
  715. rtl818x_iowrite8_idx(priv, (u8 *)0xFFF8, 0, 1);
  716. rtl818x_iowrite32(priv, &priv->map->RF_TIMING, 0x00004001);
  717. /* RFSW_CTRL register */
  718. rtl818x_iowrite16_idx(priv, (__le16 *)0xFF72, 0x569A, 2);
  719. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, 0x0480);
  720. rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, 0x2488);
  721. rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x1FFF);
  722. msleep(100);
  723. priv->rf->init(dev);
  724. reg = RTL818X_CMD_TX_ENABLE | RTL818X_CMD_RX_ENABLE;
  725. rtl818x_iowrite8(priv, &priv->map->CMD, reg);
  726. rtl818x_iowrite16(priv, &priv->map->INT_MASK, 0xFFFF);
  727. rtl818x_iowrite8(priv, (u8 *)0xFE41, 0xF4);
  728. rtl818x_iowrite8(priv, (u8 *)0xFE40, 0x00);
  729. rtl818x_iowrite8(priv, (u8 *)0xFE42, 0x00);
  730. rtl818x_iowrite8(priv, (u8 *)0xFE42, 0x01);
  731. rtl818x_iowrite8(priv, (u8 *)0xFE40, 0x0F);
  732. rtl818x_iowrite8(priv, (u8 *)0xFE42, 0x00);
  733. rtl818x_iowrite8(priv, (u8 *)0xFE42, 0x01);
  734. reg = rtl818x_ioread8(priv, (u8 *)0xFFDB);
  735. rtl818x_iowrite8(priv, (u8 *)0xFFDB, reg | (1 << 2));
  736. rtl818x_iowrite16_idx(priv, (__le16 *)0xFF72, 0x59FA, 3);
  737. rtl818x_iowrite16_idx(priv, (__le16 *)0xFF74, 0x59D2, 3);
  738. rtl818x_iowrite16_idx(priv, (__le16 *)0xFF76, 0x59D2, 3);
  739. rtl818x_iowrite16_idx(priv, (__le16 *)0xFF78, 0x19FA, 3);
  740. rtl818x_iowrite16_idx(priv, (__le16 *)0xFF7A, 0x19FA, 3);
  741. rtl818x_iowrite16_idx(priv, (__le16 *)0xFF7C, 0x00D0, 3);
  742. rtl818x_iowrite8(priv, (u8 *)0xFF61, 0);
  743. rtl818x_iowrite8_idx(priv, (u8 *)0xFF80, 0x0F, 1);
  744. rtl818x_iowrite8_idx(priv, (u8 *)0xFF83, 0x03, 1);
  745. rtl818x_iowrite8(priv, (u8 *)0xFFDA, 0x10);
  746. rtl818x_iowrite8_idx(priv, (u8 *)0xFF4D, 0x08, 2);
  747. rtl818x_iowrite32(priv, &priv->map->HSSI_PARA, 0x0600321B);
  748. rtl818x_iowrite16_idx(priv, (__le16 *)0xFFEC, 0x0800, 1);
  749. priv->slot_time = 0x9;
  750. priv->aifsn[0] = 2; /* AIFSN[AC_VO] */
  751. priv->aifsn[1] = 2; /* AIFSN[AC_VI] */
  752. priv->aifsn[2] = 7; /* AIFSN[AC_BK] */
  753. priv->aifsn[3] = 3; /* AIFSN[AC_BE] */
  754. rtl818x_iowrite8(priv, &priv->map->ACM_CONTROL, 0);
  755. /* ENEDCA flag must always be set, transmit issues? */
  756. rtl818x_iowrite8(priv, &priv->map->MSR, RTL818X_MSR_ENEDCA);
  757. return 0;
  758. }
  759. static void rtl8187_work(struct work_struct *work)
  760. {
  761. /* The RTL8187 returns the retry count through register 0xFFFA. In
  762. * addition, it appears to be a cumulative retry count, not the
  763. * value for the current TX packet. When multiple TX entries are
  764. * waiting in the queue, the retry count will be the total for all.
  765. * The "error" may matter for purposes of rate setting, but there is
  766. * no other choice with this hardware.
  767. */
  768. struct rtl8187_priv *priv = container_of(work, struct rtl8187_priv,
  769. work.work);
  770. struct ieee80211_tx_info *info;
  771. struct ieee80211_hw *dev = priv->dev;
  772. static u16 retry;
  773. u16 tmp;
  774. u16 avg_retry;
  775. int length;
  776. mutex_lock(&priv->conf_mutex);
  777. tmp = rtl818x_ioread16(priv, (__le16 *)0xFFFA);
  778. length = skb_queue_len(&priv->b_tx_status.queue);
  779. if (unlikely(!length))
  780. length = 1;
  781. if (unlikely(tmp < retry))
  782. tmp = retry;
  783. avg_retry = (tmp - retry) / length;
  784. while (skb_queue_len(&priv->b_tx_status.queue) > 0) {
  785. struct sk_buff *old_skb;
  786. old_skb = skb_dequeue(&priv->b_tx_status.queue);
  787. info = IEEE80211_SKB_CB(old_skb);
  788. info->status.rates[0].count = avg_retry + 1;
  789. if (info->status.rates[0].count > RETRY_COUNT)
  790. info->flags &= ~IEEE80211_TX_STAT_ACK;
  791. ieee80211_tx_status_irqsafe(dev, old_skb);
  792. }
  793. retry = tmp;
  794. mutex_unlock(&priv->conf_mutex);
  795. }
  796. static int rtl8187_start(struct ieee80211_hw *dev)
  797. {
  798. struct rtl8187_priv *priv = dev->priv;
  799. u32 reg;
  800. int ret;
  801. mutex_lock(&priv->conf_mutex);
  802. ret = (!priv->is_rtl8187b) ? rtl8187_init_hw(dev) :
  803. rtl8187b_init_hw(dev);
  804. if (ret)
  805. goto rtl8187_start_exit;
  806. init_usb_anchor(&priv->anchored);
  807. priv->dev = dev;
  808. if (priv->is_rtl8187b) {
  809. reg = RTL818X_RX_CONF_MGMT |
  810. RTL818X_RX_CONF_DATA |
  811. RTL818X_RX_CONF_BROADCAST |
  812. RTL818X_RX_CONF_NICMAC |
  813. RTL818X_RX_CONF_BSSID |
  814. (7 << 13 /* RX FIFO threshold NONE */) |
  815. (7 << 10 /* MAX RX DMA */) |
  816. RTL818X_RX_CONF_RX_AUTORESETPHY |
  817. RTL818X_RX_CONF_ONLYERLPKT;
  818. priv->rx_conf = reg;
  819. rtl818x_iowrite32(priv, &priv->map->RX_CONF, reg);
  820. reg = rtl818x_ioread8(priv, &priv->map->TX_AGC_CTL);
  821. reg &= ~RTL818X_TX_AGC_CTL_PERPACKET_GAIN;
  822. reg &= ~RTL818X_TX_AGC_CTL_PERPACKET_ANTSEL;
  823. reg &= ~RTL818X_TX_AGC_CTL_FEEDBACK_ANT;
  824. rtl818x_iowrite8(priv, &priv->map->TX_AGC_CTL, reg);
  825. rtl818x_iowrite32(priv, &priv->map->TX_CONF,
  826. RTL818X_TX_CONF_HW_SEQNUM |
  827. RTL818X_TX_CONF_DISREQQSIZE |
  828. (RETRY_COUNT << 8 /* short retry limit */) |
  829. (RETRY_COUNT << 0 /* long retry limit */) |
  830. (7 << 21 /* MAX TX DMA */));
  831. ret = rtl8187_init_urbs(dev);
  832. if (ret)
  833. goto rtl8187_start_exit;
  834. ret = rtl8187b_init_status_urb(dev);
  835. if (ret)
  836. usb_kill_anchored_urbs(&priv->anchored);
  837. goto rtl8187_start_exit;
  838. }
  839. rtl818x_iowrite16(priv, &priv->map->INT_MASK, 0xFFFF);
  840. rtl818x_iowrite32(priv, &priv->map->MAR[0], ~0);
  841. rtl818x_iowrite32(priv, &priv->map->MAR[1], ~0);
  842. ret = rtl8187_init_urbs(dev);
  843. if (ret)
  844. goto rtl8187_start_exit;
  845. reg = RTL818X_RX_CONF_ONLYERLPKT |
  846. RTL818X_RX_CONF_RX_AUTORESETPHY |
  847. RTL818X_RX_CONF_BSSID |
  848. RTL818X_RX_CONF_MGMT |
  849. RTL818X_RX_CONF_DATA |
  850. (7 << 13 /* RX FIFO threshold NONE */) |
  851. (7 << 10 /* MAX RX DMA */) |
  852. RTL818X_RX_CONF_BROADCAST |
  853. RTL818X_RX_CONF_NICMAC;
  854. priv->rx_conf = reg;
  855. rtl818x_iowrite32(priv, &priv->map->RX_CONF, reg);
  856. reg = rtl818x_ioread8(priv, &priv->map->CW_CONF);
  857. reg &= ~RTL818X_CW_CONF_PERPACKET_CW;
  858. reg |= RTL818X_CW_CONF_PERPACKET_RETRY;
  859. rtl818x_iowrite8(priv, &priv->map->CW_CONF, reg);
  860. reg = rtl818x_ioread8(priv, &priv->map->TX_AGC_CTL);
  861. reg &= ~RTL818X_TX_AGC_CTL_PERPACKET_GAIN;
  862. reg &= ~RTL818X_TX_AGC_CTL_PERPACKET_ANTSEL;
  863. reg &= ~RTL818X_TX_AGC_CTL_FEEDBACK_ANT;
  864. rtl818x_iowrite8(priv, &priv->map->TX_AGC_CTL, reg);
  865. reg = RTL818X_TX_CONF_CW_MIN |
  866. (7 << 21 /* MAX TX DMA */) |
  867. RTL818X_TX_CONF_NO_ICV;
  868. rtl818x_iowrite32(priv, &priv->map->TX_CONF, reg);
  869. reg = rtl818x_ioread8(priv, &priv->map->CMD);
  870. reg |= RTL818X_CMD_TX_ENABLE;
  871. reg |= RTL818X_CMD_RX_ENABLE;
  872. rtl818x_iowrite8(priv, &priv->map->CMD, reg);
  873. INIT_DELAYED_WORK(&priv->work, rtl8187_work);
  874. rtl8187_start_exit:
  875. mutex_unlock(&priv->conf_mutex);
  876. return ret;
  877. }
  878. static void rtl8187_stop(struct ieee80211_hw *dev)
  879. {
  880. struct rtl8187_priv *priv = dev->priv;
  881. struct sk_buff *skb;
  882. u32 reg;
  883. mutex_lock(&priv->conf_mutex);
  884. rtl818x_iowrite16(priv, &priv->map->INT_MASK, 0);
  885. reg = rtl818x_ioread8(priv, &priv->map->CMD);
  886. reg &= ~RTL818X_CMD_TX_ENABLE;
  887. reg &= ~RTL818X_CMD_RX_ENABLE;
  888. rtl818x_iowrite8(priv, &priv->map->CMD, reg);
  889. priv->rf->stop(dev);
  890. rtl8187_set_anaparam(priv, false);
  891. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  892. reg = rtl818x_ioread8(priv, &priv->map->CONFIG4);
  893. rtl818x_iowrite8(priv, &priv->map->CONFIG4, reg | RTL818X_CONFIG4_VCOOFF);
  894. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  895. while ((skb = skb_dequeue(&priv->b_tx_status.queue)))
  896. dev_kfree_skb_any(skb);
  897. usb_kill_anchored_urbs(&priv->anchored);
  898. mutex_unlock(&priv->conf_mutex);
  899. if (!priv->is_rtl8187b)
  900. cancel_delayed_work_sync(&priv->work);
  901. }
  902. static u64 rtl8187_get_tsf(struct ieee80211_hw *dev, struct ieee80211_vif *vif)
  903. {
  904. struct rtl8187_priv *priv = dev->priv;
  905. return rtl818x_ioread32(priv, &priv->map->TSFT[0]) |
  906. (u64)(rtl818x_ioread32(priv, &priv->map->TSFT[1])) << 32;
  907. }
  908. static void rtl8187_beacon_work(struct work_struct *work)
  909. {
  910. struct rtl8187_vif *vif_priv =
  911. container_of(work, struct rtl8187_vif, beacon_work.work);
  912. struct ieee80211_vif *vif =
  913. container_of((void *)vif_priv, struct ieee80211_vif, drv_priv);
  914. struct ieee80211_hw *dev = vif_priv->dev;
  915. struct ieee80211_mgmt *mgmt;
  916. struct sk_buff *skb;
  917. /* don't overflow the tx ring */
  918. if (ieee80211_queue_stopped(dev, 0))
  919. goto resched;
  920. /* grab a fresh beacon */
  921. skb = ieee80211_beacon_get(dev, vif);
  922. if (!skb)
  923. goto resched;
  924. /*
  925. * update beacon timestamp w/ TSF value
  926. * TODO: make hardware update beacon timestamp
  927. */
  928. mgmt = (struct ieee80211_mgmt *)skb->data;
  929. mgmt->u.beacon.timestamp = cpu_to_le64(rtl8187_get_tsf(dev, vif));
  930. /* TODO: use actual beacon queue */
  931. skb_set_queue_mapping(skb, 0);
  932. rtl8187_tx(dev, NULL, skb);
  933. resched:
  934. /*
  935. * schedule next beacon
  936. * TODO: use hardware support for beacon timing
  937. */
  938. schedule_delayed_work(&vif_priv->beacon_work,
  939. usecs_to_jiffies(1024 * vif->bss_conf.beacon_int));
  940. }
  941. static int rtl8187_add_interface(struct ieee80211_hw *dev,
  942. struct ieee80211_vif *vif)
  943. {
  944. struct rtl8187_priv *priv = dev->priv;
  945. struct rtl8187_vif *vif_priv;
  946. int i;
  947. int ret = -EOPNOTSUPP;
  948. mutex_lock(&priv->conf_mutex);
  949. if (priv->vif)
  950. goto exit;
  951. switch (vif->type) {
  952. case NL80211_IFTYPE_STATION:
  953. case NL80211_IFTYPE_ADHOC:
  954. break;
  955. default:
  956. goto exit;
  957. }
  958. ret = 0;
  959. priv->vif = vif;
  960. /* Initialize driver private area */
  961. vif_priv = (struct rtl8187_vif *)&vif->drv_priv;
  962. vif_priv->dev = dev;
  963. INIT_DELAYED_WORK(&vif_priv->beacon_work, rtl8187_beacon_work);
  964. vif_priv->enable_beacon = false;
  965. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  966. for (i = 0; i < ETH_ALEN; i++)
  967. rtl818x_iowrite8(priv, &priv->map->MAC[i],
  968. ((u8 *)vif->addr)[i]);
  969. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  970. exit:
  971. mutex_unlock(&priv->conf_mutex);
  972. return ret;
  973. }
  974. static void rtl8187_remove_interface(struct ieee80211_hw *dev,
  975. struct ieee80211_vif *vif)
  976. {
  977. struct rtl8187_priv *priv = dev->priv;
  978. mutex_lock(&priv->conf_mutex);
  979. priv->vif = NULL;
  980. mutex_unlock(&priv->conf_mutex);
  981. }
  982. static int rtl8187_config(struct ieee80211_hw *dev, u32 changed)
  983. {
  984. struct rtl8187_priv *priv = dev->priv;
  985. struct ieee80211_conf *conf = &dev->conf;
  986. u32 reg;
  987. mutex_lock(&priv->conf_mutex);
  988. reg = rtl818x_ioread32(priv, &priv->map->TX_CONF);
  989. /* Enable TX loopback on MAC level to avoid TX during channel
  990. * changes, as this has be seen to causes problems and the
  991. * card will stop work until next reset
  992. */
  993. rtl818x_iowrite32(priv, &priv->map->TX_CONF,
  994. reg | RTL818X_TX_CONF_LOOPBACK_MAC);
  995. priv->rf->set_chan(dev, conf);
  996. msleep(10);
  997. rtl818x_iowrite32(priv, &priv->map->TX_CONF, reg);
  998. rtl818x_iowrite16(priv, &priv->map->ATIM_WND, 2);
  999. rtl818x_iowrite16(priv, &priv->map->ATIMTR_INTERVAL, 100);
  1000. rtl818x_iowrite16(priv, &priv->map->BEACON_INTERVAL, 100);
  1001. rtl818x_iowrite16(priv, &priv->map->BEACON_INTERVAL_TIME, 100);
  1002. mutex_unlock(&priv->conf_mutex);
  1003. return 0;
  1004. }
  1005. /*
  1006. * With 8187B, AC_*_PARAM clashes with FEMR definition in struct rtl818x_csr for
  1007. * example. Thus we have to use raw values for AC_*_PARAM register addresses.
  1008. */
  1009. static __le32 *rtl8187b_ac_addr[4] = {
  1010. (__le32 *) 0xFFF0, /* AC_VO */
  1011. (__le32 *) 0xFFF4, /* AC_VI */
  1012. (__le32 *) 0xFFFC, /* AC_BK */
  1013. (__le32 *) 0xFFF8, /* AC_BE */
  1014. };
  1015. #define SIFS_TIME 0xa
  1016. static void rtl8187_conf_erp(struct rtl8187_priv *priv, bool use_short_slot,
  1017. bool use_short_preamble)
  1018. {
  1019. if (priv->is_rtl8187b) {
  1020. u8 difs, eifs;
  1021. u16 ack_timeout;
  1022. int queue;
  1023. if (use_short_slot) {
  1024. priv->slot_time = 0x9;
  1025. difs = 0x1c;
  1026. eifs = 0x53;
  1027. } else {
  1028. priv->slot_time = 0x14;
  1029. difs = 0x32;
  1030. eifs = 0x5b;
  1031. }
  1032. rtl818x_iowrite8(priv, &priv->map->SIFS, 0x22);
  1033. rtl818x_iowrite8(priv, &priv->map->SLOT, priv->slot_time);
  1034. rtl818x_iowrite8(priv, &priv->map->DIFS, difs);
  1035. /*
  1036. * BRSR+1 on 8187B is in fact EIFS register
  1037. * Value in units of 4 us
  1038. */
  1039. rtl818x_iowrite8(priv, (u8 *)&priv->map->BRSR + 1, eifs);
  1040. /*
  1041. * For 8187B, CARRIER_SENSE_COUNTER is in fact ack timeout
  1042. * register. In units of 4 us like eifs register
  1043. * ack_timeout = ack duration + plcp + difs + preamble
  1044. */
  1045. ack_timeout = 112 + 48 + difs;
  1046. if (use_short_preamble)
  1047. ack_timeout += 72;
  1048. else
  1049. ack_timeout += 144;
  1050. rtl818x_iowrite8(priv, &priv->map->CARRIER_SENSE_COUNTER,
  1051. DIV_ROUND_UP(ack_timeout, 4));
  1052. for (queue = 0; queue < 4; queue++)
  1053. rtl818x_iowrite8(priv, (u8 *) rtl8187b_ac_addr[queue],
  1054. priv->aifsn[queue] * priv->slot_time +
  1055. SIFS_TIME);
  1056. } else {
  1057. rtl818x_iowrite8(priv, &priv->map->SIFS, 0x22);
  1058. if (use_short_slot) {
  1059. rtl818x_iowrite8(priv, &priv->map->SLOT, 0x9);
  1060. rtl818x_iowrite8(priv, &priv->map->DIFS, 0x14);
  1061. rtl818x_iowrite8(priv, &priv->map->EIFS, 91 - 0x14);
  1062. } else {
  1063. rtl818x_iowrite8(priv, &priv->map->SLOT, 0x14);
  1064. rtl818x_iowrite8(priv, &priv->map->DIFS, 0x24);
  1065. rtl818x_iowrite8(priv, &priv->map->EIFS, 91 - 0x24);
  1066. }
  1067. }
  1068. }
  1069. static void rtl8187_bss_info_changed(struct ieee80211_hw *dev,
  1070. struct ieee80211_vif *vif,
  1071. struct ieee80211_bss_conf *info,
  1072. u32 changed)
  1073. {
  1074. struct rtl8187_priv *priv = dev->priv;
  1075. struct rtl8187_vif *vif_priv;
  1076. int i;
  1077. u8 reg;
  1078. vif_priv = (struct rtl8187_vif *)&vif->drv_priv;
  1079. if (changed & BSS_CHANGED_BSSID) {
  1080. mutex_lock(&priv->conf_mutex);
  1081. for (i = 0; i < ETH_ALEN; i++)
  1082. rtl818x_iowrite8(priv, &priv->map->BSSID[i],
  1083. info->bssid[i]);
  1084. if (priv->is_rtl8187b)
  1085. reg = RTL818X_MSR_ENEDCA;
  1086. else
  1087. reg = 0;
  1088. if (is_valid_ether_addr(info->bssid)) {
  1089. if (vif->type == NL80211_IFTYPE_ADHOC)
  1090. reg |= RTL818X_MSR_ADHOC;
  1091. else
  1092. reg |= RTL818X_MSR_INFRA;
  1093. }
  1094. else
  1095. reg |= RTL818X_MSR_NO_LINK;
  1096. rtl818x_iowrite8(priv, &priv->map->MSR, reg);
  1097. mutex_unlock(&priv->conf_mutex);
  1098. }
  1099. if (changed & (BSS_CHANGED_ERP_SLOT | BSS_CHANGED_ERP_PREAMBLE))
  1100. rtl8187_conf_erp(priv, info->use_short_slot,
  1101. info->use_short_preamble);
  1102. if (changed & BSS_CHANGED_BEACON_ENABLED)
  1103. vif_priv->enable_beacon = info->enable_beacon;
  1104. if (changed & (BSS_CHANGED_BEACON_ENABLED | BSS_CHANGED_BEACON)) {
  1105. cancel_delayed_work_sync(&vif_priv->beacon_work);
  1106. if (vif_priv->enable_beacon)
  1107. schedule_work(&vif_priv->beacon_work.work);
  1108. }
  1109. }
  1110. static u64 rtl8187_prepare_multicast(struct ieee80211_hw *dev,
  1111. struct netdev_hw_addr_list *mc_list)
  1112. {
  1113. return netdev_hw_addr_list_count(mc_list);
  1114. }
  1115. static void rtl8187_configure_filter(struct ieee80211_hw *dev,
  1116. unsigned int changed_flags,
  1117. unsigned int *total_flags,
  1118. u64 multicast)
  1119. {
  1120. struct rtl8187_priv *priv = dev->priv;
  1121. if (changed_flags & FIF_FCSFAIL)
  1122. priv->rx_conf ^= RTL818X_RX_CONF_FCS;
  1123. if (changed_flags & FIF_CONTROL)
  1124. priv->rx_conf ^= RTL818X_RX_CONF_CTRL;
  1125. if (*total_flags & FIF_OTHER_BSS ||
  1126. *total_flags & FIF_ALLMULTI || multicast > 0)
  1127. priv->rx_conf |= RTL818X_RX_CONF_MONITOR;
  1128. else
  1129. priv->rx_conf &= ~RTL818X_RX_CONF_MONITOR;
  1130. *total_flags = 0;
  1131. if (priv->rx_conf & RTL818X_RX_CONF_FCS)
  1132. *total_flags |= FIF_FCSFAIL;
  1133. if (priv->rx_conf & RTL818X_RX_CONF_CTRL)
  1134. *total_flags |= FIF_CONTROL;
  1135. if (priv->rx_conf & RTL818X_RX_CONF_MONITOR) {
  1136. *total_flags |= FIF_OTHER_BSS;
  1137. *total_flags |= FIF_ALLMULTI;
  1138. }
  1139. rtl818x_iowrite32_async(priv, &priv->map->RX_CONF, priv->rx_conf);
  1140. }
  1141. static int rtl8187_conf_tx(struct ieee80211_hw *dev,
  1142. struct ieee80211_vif *vif, u16 queue,
  1143. const struct ieee80211_tx_queue_params *params)
  1144. {
  1145. struct rtl8187_priv *priv = dev->priv;
  1146. u8 cw_min, cw_max;
  1147. if (queue > 3)
  1148. return -EINVAL;
  1149. cw_min = fls(params->cw_min);
  1150. cw_max = fls(params->cw_max);
  1151. if (priv->is_rtl8187b) {
  1152. priv->aifsn[queue] = params->aifs;
  1153. /*
  1154. * This is the structure of AC_*_PARAM registers in 8187B:
  1155. * - TXOP limit field, bit offset = 16
  1156. * - ECWmax, bit offset = 12
  1157. * - ECWmin, bit offset = 8
  1158. * - AIFS, bit offset = 0
  1159. */
  1160. rtl818x_iowrite32(priv, rtl8187b_ac_addr[queue],
  1161. (params->txop << 16) | (cw_max << 12) |
  1162. (cw_min << 8) | (params->aifs *
  1163. priv->slot_time + SIFS_TIME));
  1164. } else {
  1165. if (queue != 0)
  1166. return -EINVAL;
  1167. rtl818x_iowrite8(priv, &priv->map->CW_VAL,
  1168. cw_min | (cw_max << 4));
  1169. }
  1170. return 0;
  1171. }
  1172. static const struct ieee80211_ops rtl8187_ops = {
  1173. .tx = rtl8187_tx,
  1174. .start = rtl8187_start,
  1175. .stop = rtl8187_stop,
  1176. .add_interface = rtl8187_add_interface,
  1177. .remove_interface = rtl8187_remove_interface,
  1178. .config = rtl8187_config,
  1179. .bss_info_changed = rtl8187_bss_info_changed,
  1180. .prepare_multicast = rtl8187_prepare_multicast,
  1181. .configure_filter = rtl8187_configure_filter,
  1182. .conf_tx = rtl8187_conf_tx,
  1183. .rfkill_poll = rtl8187_rfkill_poll,
  1184. .get_tsf = rtl8187_get_tsf,
  1185. };
  1186. static void rtl8187_eeprom_register_read(struct eeprom_93cx6 *eeprom)
  1187. {
  1188. struct ieee80211_hw *dev = eeprom->data;
  1189. struct rtl8187_priv *priv = dev->priv;
  1190. u8 reg = rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  1191. eeprom->reg_data_in = reg & RTL818X_EEPROM_CMD_WRITE;
  1192. eeprom->reg_data_out = reg & RTL818X_EEPROM_CMD_READ;
  1193. eeprom->reg_data_clock = reg & RTL818X_EEPROM_CMD_CK;
  1194. eeprom->reg_chip_select = reg & RTL818X_EEPROM_CMD_CS;
  1195. }
  1196. static void rtl8187_eeprom_register_write(struct eeprom_93cx6 *eeprom)
  1197. {
  1198. struct ieee80211_hw *dev = eeprom->data;
  1199. struct rtl8187_priv *priv = dev->priv;
  1200. u8 reg = RTL818X_EEPROM_CMD_PROGRAM;
  1201. if (eeprom->reg_data_in)
  1202. reg |= RTL818X_EEPROM_CMD_WRITE;
  1203. if (eeprom->reg_data_out)
  1204. reg |= RTL818X_EEPROM_CMD_READ;
  1205. if (eeprom->reg_data_clock)
  1206. reg |= RTL818X_EEPROM_CMD_CK;
  1207. if (eeprom->reg_chip_select)
  1208. reg |= RTL818X_EEPROM_CMD_CS;
  1209. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, reg);
  1210. udelay(10);
  1211. }
  1212. static int rtl8187_probe(struct usb_interface *intf,
  1213. const struct usb_device_id *id)
  1214. {
  1215. struct usb_device *udev = interface_to_usbdev(intf);
  1216. struct ieee80211_hw *dev;
  1217. struct rtl8187_priv *priv;
  1218. struct eeprom_93cx6 eeprom;
  1219. struct ieee80211_channel *channel;
  1220. const char *chip_name;
  1221. u16 txpwr, reg;
  1222. u16 product_id = le16_to_cpu(udev->descriptor.idProduct);
  1223. int err, i;
  1224. u8 mac_addr[ETH_ALEN];
  1225. dev = ieee80211_alloc_hw(sizeof(*priv), &rtl8187_ops);
  1226. if (!dev) {
  1227. printk(KERN_ERR "rtl8187: ieee80211 alloc failed\n");
  1228. return -ENOMEM;
  1229. }
  1230. priv = dev->priv;
  1231. priv->is_rtl8187b = (id->driver_info == DEVICE_RTL8187B);
  1232. /* allocate "DMA aware" buffer for register accesses */
  1233. priv->io_dmabuf = kmalloc(sizeof(*priv->io_dmabuf), GFP_KERNEL);
  1234. if (!priv->io_dmabuf) {
  1235. err = -ENOMEM;
  1236. goto err_free_dev;
  1237. }
  1238. mutex_init(&priv->io_mutex);
  1239. mutex_init(&priv->conf_mutex);
  1240. SET_IEEE80211_DEV(dev, &intf->dev);
  1241. usb_set_intfdata(intf, dev);
  1242. priv->udev = udev;
  1243. usb_get_dev(udev);
  1244. skb_queue_head_init(&priv->rx_queue);
  1245. BUILD_BUG_ON(sizeof(priv->channels) != sizeof(rtl818x_channels));
  1246. BUILD_BUG_ON(sizeof(priv->rates) != sizeof(rtl818x_rates));
  1247. memcpy(priv->channels, rtl818x_channels, sizeof(rtl818x_channels));
  1248. memcpy(priv->rates, rtl818x_rates, sizeof(rtl818x_rates));
  1249. priv->map = (struct rtl818x_csr *)0xFF00;
  1250. priv->band.band = NL80211_BAND_2GHZ;
  1251. priv->band.channels = priv->channels;
  1252. priv->band.n_channels = ARRAY_SIZE(rtl818x_channels);
  1253. priv->band.bitrates = priv->rates;
  1254. priv->band.n_bitrates = ARRAY_SIZE(rtl818x_rates);
  1255. dev->wiphy->bands[NL80211_BAND_2GHZ] = &priv->band;
  1256. ieee80211_hw_set(dev, RX_INCLUDES_FCS);
  1257. ieee80211_hw_set(dev, HOST_BROADCAST_PS_BUFFERING);
  1258. ieee80211_hw_set(dev, SIGNAL_DBM);
  1259. /* Initialize rate-control variables */
  1260. dev->max_rates = 1;
  1261. dev->max_rate_tries = RETRY_COUNT;
  1262. eeprom.data = dev;
  1263. eeprom.register_read = rtl8187_eeprom_register_read;
  1264. eeprom.register_write = rtl8187_eeprom_register_write;
  1265. if (rtl818x_ioread32(priv, &priv->map->RX_CONF) & (1 << 6))
  1266. eeprom.width = PCI_EEPROM_WIDTH_93C66;
  1267. else
  1268. eeprom.width = PCI_EEPROM_WIDTH_93C46;
  1269. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  1270. udelay(10);
  1271. eeprom_93cx6_multiread(&eeprom, RTL8187_EEPROM_MAC_ADDR,
  1272. (__le16 __force *)mac_addr, 3);
  1273. if (!is_valid_ether_addr(mac_addr)) {
  1274. printk(KERN_WARNING "rtl8187: Invalid hwaddr! Using randomly "
  1275. "generated MAC address\n");
  1276. eth_random_addr(mac_addr);
  1277. }
  1278. SET_IEEE80211_PERM_ADDR(dev, mac_addr);
  1279. channel = priv->channels;
  1280. for (i = 0; i < 3; i++) {
  1281. eeprom_93cx6_read(&eeprom, RTL8187_EEPROM_TXPWR_CHAN_1 + i,
  1282. &txpwr);
  1283. (*channel++).hw_value = txpwr & 0xFF;
  1284. (*channel++).hw_value = txpwr >> 8;
  1285. }
  1286. for (i = 0; i < 2; i++) {
  1287. eeprom_93cx6_read(&eeprom, RTL8187_EEPROM_TXPWR_CHAN_4 + i,
  1288. &txpwr);
  1289. (*channel++).hw_value = txpwr & 0xFF;
  1290. (*channel++).hw_value = txpwr >> 8;
  1291. }
  1292. eeprom_93cx6_read(&eeprom, RTL8187_EEPROM_TXPWR_BASE,
  1293. &priv->txpwr_base);
  1294. reg = rtl818x_ioread8(priv, &priv->map->PGSELECT) & ~1;
  1295. rtl818x_iowrite8(priv, &priv->map->PGSELECT, reg | 1);
  1296. /* 0 means asic B-cut, we should use SW 3 wire
  1297. * bit-by-bit banging for radio. 1 means we can use
  1298. * USB specific request to write radio registers */
  1299. priv->asic_rev = rtl818x_ioread8(priv, (u8 *)0xFFFE) & 0x3;
  1300. rtl818x_iowrite8(priv, &priv->map->PGSELECT, reg);
  1301. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  1302. if (!priv->is_rtl8187b) {
  1303. u32 reg32;
  1304. reg32 = rtl818x_ioread32(priv, &priv->map->TX_CONF);
  1305. reg32 &= RTL818X_TX_CONF_HWVER_MASK;
  1306. switch (reg32) {
  1307. case RTL818X_TX_CONF_R8187vD_B:
  1308. /* Some RTL8187B devices have a USB ID of 0x8187
  1309. * detect them here */
  1310. chip_name = "RTL8187BvB(early)";
  1311. priv->is_rtl8187b = 1;
  1312. priv->hw_rev = RTL8187BvB;
  1313. break;
  1314. case RTL818X_TX_CONF_R8187vD:
  1315. chip_name = "RTL8187vD";
  1316. break;
  1317. default:
  1318. chip_name = "RTL8187vB (default)";
  1319. }
  1320. } else {
  1321. /*
  1322. * Force USB request to write radio registers for 8187B, Realtek
  1323. * only uses it in their sources
  1324. */
  1325. /*if (priv->asic_rev == 0) {
  1326. printk(KERN_WARNING "rtl8187: Forcing use of USB "
  1327. "requests to write to radio registers\n");
  1328. priv->asic_rev = 1;
  1329. }*/
  1330. switch (rtl818x_ioread8(priv, (u8 *)0xFFE1)) {
  1331. case RTL818X_R8187B_B:
  1332. chip_name = "RTL8187BvB";
  1333. priv->hw_rev = RTL8187BvB;
  1334. break;
  1335. case RTL818X_R8187B_D:
  1336. chip_name = "RTL8187BvD";
  1337. priv->hw_rev = RTL8187BvD;
  1338. break;
  1339. case RTL818X_R8187B_E:
  1340. chip_name = "RTL8187BvE";
  1341. priv->hw_rev = RTL8187BvE;
  1342. break;
  1343. default:
  1344. chip_name = "RTL8187BvB (default)";
  1345. priv->hw_rev = RTL8187BvB;
  1346. }
  1347. }
  1348. if (!priv->is_rtl8187b) {
  1349. for (i = 0; i < 2; i++) {
  1350. eeprom_93cx6_read(&eeprom,
  1351. RTL8187_EEPROM_TXPWR_CHAN_6 + i,
  1352. &txpwr);
  1353. (*channel++).hw_value = txpwr & 0xFF;
  1354. (*channel++).hw_value = txpwr >> 8;
  1355. }
  1356. } else {
  1357. eeprom_93cx6_read(&eeprom, RTL8187_EEPROM_TXPWR_CHAN_6,
  1358. &txpwr);
  1359. (*channel++).hw_value = txpwr & 0xFF;
  1360. eeprom_93cx6_read(&eeprom, 0x0A, &txpwr);
  1361. (*channel++).hw_value = txpwr & 0xFF;
  1362. eeprom_93cx6_read(&eeprom, 0x1C, &txpwr);
  1363. (*channel++).hw_value = txpwr & 0xFF;
  1364. (*channel++).hw_value = txpwr >> 8;
  1365. }
  1366. /* Handle the differing rfkill GPIO bit in different models */
  1367. priv->rfkill_mask = RFKILL_MASK_8187_89_97;
  1368. if (product_id == 0x8197 || product_id == 0x8198) {
  1369. eeprom_93cx6_read(&eeprom, RTL8187_EEPROM_SELECT_GPIO, &reg);
  1370. if (reg & 0xFF00)
  1371. priv->rfkill_mask = RFKILL_MASK_8198;
  1372. }
  1373. dev->vif_data_size = sizeof(struct rtl8187_vif);
  1374. dev->wiphy->interface_modes = BIT(NL80211_IFTYPE_STATION) |
  1375. BIT(NL80211_IFTYPE_ADHOC) ;
  1376. wiphy_ext_feature_set(dev->wiphy, NL80211_EXT_FEATURE_CQM_RSSI_LIST);
  1377. if ((id->driver_info == DEVICE_RTL8187) && priv->is_rtl8187b)
  1378. printk(KERN_INFO "rtl8187: inconsistency between id with OEM"
  1379. " info!\n");
  1380. priv->rf = rtl8187_detect_rf(dev);
  1381. dev->extra_tx_headroom = (!priv->is_rtl8187b) ?
  1382. sizeof(struct rtl8187_tx_hdr) :
  1383. sizeof(struct rtl8187b_tx_hdr);
  1384. if (!priv->is_rtl8187b)
  1385. dev->queues = 1;
  1386. else
  1387. dev->queues = 4;
  1388. err = ieee80211_register_hw(dev);
  1389. if (err) {
  1390. printk(KERN_ERR "rtl8187: Cannot register device\n");
  1391. goto err_free_dmabuf;
  1392. }
  1393. skb_queue_head_init(&priv->b_tx_status.queue);
  1394. wiphy_info(dev->wiphy, "hwaddr %pM, %s V%d + %s, rfkill mask %d\n",
  1395. mac_addr, chip_name, priv->asic_rev, priv->rf->name,
  1396. priv->rfkill_mask);
  1397. #ifdef CONFIG_RTL8187_LEDS
  1398. eeprom_93cx6_read(&eeprom, 0x3F, &reg);
  1399. reg &= 0xFF;
  1400. rtl8187_leds_init(dev, reg);
  1401. #endif
  1402. rtl8187_rfkill_init(dev);
  1403. return 0;
  1404. err_free_dmabuf:
  1405. kfree(priv->io_dmabuf);
  1406. usb_set_intfdata(intf, NULL);
  1407. usb_put_dev(udev);
  1408. err_free_dev:
  1409. ieee80211_free_hw(dev);
  1410. return err;
  1411. }
  1412. static void rtl8187_disconnect(struct usb_interface *intf)
  1413. {
  1414. struct ieee80211_hw *dev = usb_get_intfdata(intf);
  1415. struct rtl8187_priv *priv;
  1416. if (!dev)
  1417. return;
  1418. #ifdef CONFIG_RTL8187_LEDS
  1419. rtl8187_leds_exit(dev);
  1420. #endif
  1421. rtl8187_rfkill_exit(dev);
  1422. ieee80211_unregister_hw(dev);
  1423. priv = dev->priv;
  1424. usb_reset_device(priv->udev);
  1425. usb_put_dev(interface_to_usbdev(intf));
  1426. kfree(priv->io_dmabuf);
  1427. ieee80211_free_hw(dev);
  1428. }
  1429. static struct usb_driver rtl8187_driver = {
  1430. .name = KBUILD_MODNAME,
  1431. .id_table = rtl8187_table,
  1432. .probe = rtl8187_probe,
  1433. .disconnect = rtl8187_disconnect,
  1434. .disable_hub_initiated_lpm = 1,
  1435. };
  1436. module_usb_driver(rtl8187_driver);