ftgmac100.h 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280
  1. /*
  2. * Faraday FTGMAC100 Gigabit Ethernet
  3. *
  4. * (C) Copyright 2009-2011 Faraday Technology
  5. * Po-Yu Chuang <ratbert@faraday-tech.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  20. */
  21. #ifndef __FTGMAC100_H
  22. #define __FTGMAC100_H
  23. #define FTGMAC100_OFFSET_ISR 0x00
  24. #define FTGMAC100_OFFSET_IER 0x04
  25. #define FTGMAC100_OFFSET_MAC_MADR 0x08
  26. #define FTGMAC100_OFFSET_MAC_LADR 0x0c
  27. #define FTGMAC100_OFFSET_MAHT0 0x10
  28. #define FTGMAC100_OFFSET_MAHT1 0x14
  29. #define FTGMAC100_OFFSET_NPTXPD 0x18
  30. #define FTGMAC100_OFFSET_RXPD 0x1c
  31. #define FTGMAC100_OFFSET_NPTXR_BADR 0x20
  32. #define FTGMAC100_OFFSET_RXR_BADR 0x24
  33. #define FTGMAC100_OFFSET_HPTXPD 0x28
  34. #define FTGMAC100_OFFSET_HPTXR_BADR 0x2c
  35. #define FTGMAC100_OFFSET_ITC 0x30
  36. #define FTGMAC100_OFFSET_APTC 0x34
  37. #define FTGMAC100_OFFSET_DBLAC 0x38
  38. #define FTGMAC100_OFFSET_DMAFIFOS 0x3c
  39. #define FTGMAC100_OFFSET_REVR 0x40
  40. #define FTGMAC100_OFFSET_FEAR 0x44
  41. #define FTGMAC100_OFFSET_TPAFCR 0x48
  42. #define FTGMAC100_OFFSET_RBSR 0x4c
  43. #define FTGMAC100_OFFSET_MACCR 0x50
  44. #define FTGMAC100_OFFSET_MACSR 0x54
  45. #define FTGMAC100_OFFSET_TM 0x58
  46. #define FTGMAC100_OFFSET_PHYCR 0x60
  47. #define FTGMAC100_OFFSET_PHYDATA 0x64
  48. #define FTGMAC100_OFFSET_FCR 0x68
  49. #define FTGMAC100_OFFSET_BPR 0x6c
  50. #define FTGMAC100_OFFSET_WOLCR 0x70
  51. #define FTGMAC100_OFFSET_WOLSR 0x74
  52. #define FTGMAC100_OFFSET_WFCRC 0x78
  53. #define FTGMAC100_OFFSET_WFBM1 0x80
  54. #define FTGMAC100_OFFSET_WFBM2 0x84
  55. #define FTGMAC100_OFFSET_WFBM3 0x88
  56. #define FTGMAC100_OFFSET_WFBM4 0x8c
  57. #define FTGMAC100_OFFSET_NPTXR_PTR 0x90
  58. #define FTGMAC100_OFFSET_HPTXR_PTR 0x94
  59. #define FTGMAC100_OFFSET_RXR_PTR 0x98
  60. #define FTGMAC100_OFFSET_TX 0xa0
  61. #define FTGMAC100_OFFSET_TX_MCOL_SCOL 0xa4
  62. #define FTGMAC100_OFFSET_TX_ECOL_FAIL 0xa8
  63. #define FTGMAC100_OFFSET_TX_LCOL_UND 0xac
  64. #define FTGMAC100_OFFSET_RX 0xb0
  65. #define FTGMAC100_OFFSET_RX_BC 0xb4
  66. #define FTGMAC100_OFFSET_RX_MC 0xb8
  67. #define FTGMAC100_OFFSET_RX_PF_AEP 0xbc
  68. #define FTGMAC100_OFFSET_RX_RUNT 0xc0
  69. #define FTGMAC100_OFFSET_RX_CRCER_FTL 0xc4
  70. #define FTGMAC100_OFFSET_RX_COL_LOST 0xc8
  71. /*
  72. * Interrupt status register & interrupt enable register
  73. */
  74. #define FTGMAC100_INT_RPKT_BUF (1 << 0)
  75. #define FTGMAC100_INT_RPKT_FIFO (1 << 1)
  76. #define FTGMAC100_INT_NO_RXBUF (1 << 2)
  77. #define FTGMAC100_INT_RPKT_LOST (1 << 3)
  78. #define FTGMAC100_INT_XPKT_ETH (1 << 4)
  79. #define FTGMAC100_INT_XPKT_FIFO (1 << 5)
  80. #define FTGMAC100_INT_NO_NPTXBUF (1 << 6)
  81. #define FTGMAC100_INT_XPKT_LOST (1 << 7)
  82. #define FTGMAC100_INT_AHB_ERR (1 << 8)
  83. #define FTGMAC100_INT_PHYSTS_CHG (1 << 9)
  84. #define FTGMAC100_INT_NO_HPTXBUF (1 << 10)
  85. /* Interrupts we care about in NAPI mode */
  86. #define FTGMAC100_INT_BAD (FTGMAC100_INT_RPKT_LOST | \
  87. FTGMAC100_INT_XPKT_LOST | \
  88. FTGMAC100_INT_AHB_ERR | \
  89. FTGMAC100_INT_NO_RXBUF)
  90. /* Normal RX/TX interrupts, enabled when NAPI off */
  91. #define FTGMAC100_INT_RXTX (FTGMAC100_INT_XPKT_ETH | \
  92. FTGMAC100_INT_RPKT_BUF)
  93. /* All the interrupts we care about */
  94. #define FTGMAC100_INT_ALL (FTGMAC100_INT_RPKT_BUF | \
  95. FTGMAC100_INT_BAD)
  96. /*
  97. * Interrupt timer control register
  98. */
  99. #define FTGMAC100_ITC_RXINT_CNT(x) (((x) & 0xf) << 0)
  100. #define FTGMAC100_ITC_RXINT_THR(x) (((x) & 0x7) << 4)
  101. #define FTGMAC100_ITC_RXINT_TIME_SEL (1 << 7)
  102. #define FTGMAC100_ITC_TXINT_CNT(x) (((x) & 0xf) << 8)
  103. #define FTGMAC100_ITC_TXINT_THR(x) (((x) & 0x7) << 12)
  104. #define FTGMAC100_ITC_TXINT_TIME_SEL (1 << 15)
  105. /*
  106. * Automatic polling timer control register
  107. */
  108. #define FTGMAC100_APTC_RXPOLL_CNT(x) (((x) & 0xf) << 0)
  109. #define FTGMAC100_APTC_RXPOLL_TIME_SEL (1 << 4)
  110. #define FTGMAC100_APTC_TXPOLL_CNT(x) (((x) & 0xf) << 8)
  111. #define FTGMAC100_APTC_TXPOLL_TIME_SEL (1 << 12)
  112. /*
  113. * DMA burst length and arbitration control register
  114. */
  115. #define FTGMAC100_DBLAC_RXFIFO_LTHR(x) (((x) & 0x7) << 0)
  116. #define FTGMAC100_DBLAC_RXFIFO_HTHR(x) (((x) & 0x7) << 3)
  117. #define FTGMAC100_DBLAC_RX_THR_EN (1 << 6)
  118. #define FTGMAC100_DBLAC_RXBURST_SIZE(x) (((x) & 0x3) << 8)
  119. #define FTGMAC100_DBLAC_TXBURST_SIZE(x) (((x) & 0x3) << 10)
  120. #define FTGMAC100_DBLAC_RXDES_SIZE(x) (((x) & 0xf) << 12)
  121. #define FTGMAC100_DBLAC_TXDES_SIZE(x) (((x) & 0xf) << 16)
  122. #define FTGMAC100_DBLAC_IFG_CNT(x) (((x) & 0x7) << 20)
  123. #define FTGMAC100_DBLAC_IFG_INC (1 << 23)
  124. /*
  125. * DMA FIFO status register
  126. */
  127. #define FTGMAC100_DMAFIFOS_RXDMA1_SM(dmafifos) ((dmafifos) & 0xf)
  128. #define FTGMAC100_DMAFIFOS_RXDMA2_SM(dmafifos) (((dmafifos) >> 4) & 0xf)
  129. #define FTGMAC100_DMAFIFOS_RXDMA3_SM(dmafifos) (((dmafifos) >> 8) & 0x7)
  130. #define FTGMAC100_DMAFIFOS_TXDMA1_SM(dmafifos) (((dmafifos) >> 12) & 0xf)
  131. #define FTGMAC100_DMAFIFOS_TXDMA2_SM(dmafifos) (((dmafifos) >> 16) & 0x3)
  132. #define FTGMAC100_DMAFIFOS_TXDMA3_SM(dmafifos) (((dmafifos) >> 18) & 0xf)
  133. #define FTGMAC100_DMAFIFOS_RXFIFO_EMPTY (1 << 26)
  134. #define FTGMAC100_DMAFIFOS_TXFIFO_EMPTY (1 << 27)
  135. #define FTGMAC100_DMAFIFOS_RXDMA_GRANT (1 << 28)
  136. #define FTGMAC100_DMAFIFOS_TXDMA_GRANT (1 << 29)
  137. #define FTGMAC100_DMAFIFOS_RXDMA_REQ (1 << 30)
  138. #define FTGMAC100_DMAFIFOS_TXDMA_REQ (1 << 31)
  139. /*
  140. * Feature Register
  141. */
  142. #define FTGMAC100_REVR_NEW_MDIO_INTERFACE BIT(31)
  143. /*
  144. * Receive buffer size register
  145. */
  146. #define FTGMAC100_RBSR_SIZE(x) ((x) & 0x3fff)
  147. /*
  148. * MAC control register
  149. */
  150. #define FTGMAC100_MACCR_TXDMA_EN (1 << 0)
  151. #define FTGMAC100_MACCR_RXDMA_EN (1 << 1)
  152. #define FTGMAC100_MACCR_TXMAC_EN (1 << 2)
  153. #define FTGMAC100_MACCR_RXMAC_EN (1 << 3)
  154. #define FTGMAC100_MACCR_RM_VLAN (1 << 4)
  155. #define FTGMAC100_MACCR_HPTXR_EN (1 << 5)
  156. #define FTGMAC100_MACCR_LOOP_EN (1 << 6)
  157. #define FTGMAC100_MACCR_ENRX_IN_HALFTX (1 << 7)
  158. #define FTGMAC100_MACCR_FULLDUP (1 << 8)
  159. #define FTGMAC100_MACCR_GIGA_MODE (1 << 9)
  160. #define FTGMAC100_MACCR_CRC_APD (1 << 10)
  161. #define FTGMAC100_MACCR_PHY_LINK_LEVEL (1 << 11)
  162. #define FTGMAC100_MACCR_RX_RUNT (1 << 12)
  163. #define FTGMAC100_MACCR_JUMBO_LF (1 << 13)
  164. #define FTGMAC100_MACCR_RX_ALL (1 << 14)
  165. #define FTGMAC100_MACCR_HT_MULTI_EN (1 << 15)
  166. #define FTGMAC100_MACCR_RX_MULTIPKT (1 << 16)
  167. #define FTGMAC100_MACCR_RX_BROADPKT (1 << 17)
  168. #define FTGMAC100_MACCR_DISCARD_CRCERR (1 << 18)
  169. #define FTGMAC100_MACCR_FAST_MODE (1 << 19)
  170. #define FTGMAC100_MACCR_SW_RST (1 << 31)
  171. /*
  172. * PHY control register
  173. */
  174. #define FTGMAC100_PHYCR_MDC_CYCTHR_MASK 0x3f
  175. #define FTGMAC100_PHYCR_MDC_CYCTHR(x) ((x) & 0x3f)
  176. #define FTGMAC100_PHYCR_PHYAD(x) (((x) & 0x1f) << 16)
  177. #define FTGMAC100_PHYCR_REGAD(x) (((x) & 0x1f) << 21)
  178. #define FTGMAC100_PHYCR_MIIRD (1 << 26)
  179. #define FTGMAC100_PHYCR_MIIWR (1 << 27)
  180. /*
  181. * PHY data register
  182. */
  183. #define FTGMAC100_PHYDATA_MIIWDATA(x) ((x) & 0xffff)
  184. #define FTGMAC100_PHYDATA_MIIRDATA(phydata) (((phydata) >> 16) & 0xffff)
  185. /*
  186. * Flow control register
  187. */
  188. #define FTGMAC100_FCR_FC_EN (1 << 0)
  189. #define FTGMAC100_FCR_FCTHR_EN (1 << 2)
  190. #define FTGMAC100_FCR_PAUSE_TIME(x) (((x) & 0xffff) << 16)
  191. /*
  192. * Transmit descriptor, aligned to 16 bytes
  193. */
  194. struct ftgmac100_txdes {
  195. __le32 txdes0; /* Control & status bits */
  196. __le32 txdes1; /* Irq, checksum and vlan control */
  197. __le32 txdes2; /* Reserved */
  198. __le32 txdes3; /* DMA buffer address */
  199. } __attribute__ ((aligned(16)));
  200. #define FTGMAC100_TXDES0_TXBUF_SIZE(x) ((x) & 0x3fff)
  201. #define FTGMAC100_TXDES0_CRC_ERR (1 << 19)
  202. #define FTGMAC100_TXDES0_LTS (1 << 28)
  203. #define FTGMAC100_TXDES0_FTS (1 << 29)
  204. #define FTGMAC100_TXDES0_TXDMA_OWN (1 << 31)
  205. #define FTGMAC100_TXDES1_VLANTAG_CI(x) ((x) & 0xffff)
  206. #define FTGMAC100_TXDES1_INS_VLANTAG (1 << 16)
  207. #define FTGMAC100_TXDES1_TCP_CHKSUM (1 << 17)
  208. #define FTGMAC100_TXDES1_UDP_CHKSUM (1 << 18)
  209. #define FTGMAC100_TXDES1_IP_CHKSUM (1 << 19)
  210. #define FTGMAC100_TXDES1_LLC (1 << 22)
  211. #define FTGMAC100_TXDES1_TX2FIC (1 << 30)
  212. #define FTGMAC100_TXDES1_TXIC (1 << 31)
  213. /*
  214. * Receive descriptor, aligned to 16 bytes
  215. */
  216. struct ftgmac100_rxdes {
  217. __le32 rxdes0; /* Control & status bits */
  218. __le32 rxdes1; /* Checksum and vlan status */
  219. __le32 rxdes2; /* length/type on AST2500 */
  220. __le32 rxdes3; /* DMA buffer address */
  221. } __attribute__ ((aligned(16)));
  222. #define FTGMAC100_RXDES0_VDBC 0x3fff
  223. #define FTGMAC100_RXDES0_MULTICAST (1 << 16)
  224. #define FTGMAC100_RXDES0_BROADCAST (1 << 17)
  225. #define FTGMAC100_RXDES0_RX_ERR (1 << 18)
  226. #define FTGMAC100_RXDES0_CRC_ERR (1 << 19)
  227. #define FTGMAC100_RXDES0_FTL (1 << 20)
  228. #define FTGMAC100_RXDES0_RUNT (1 << 21)
  229. #define FTGMAC100_RXDES0_RX_ODD_NB (1 << 22)
  230. #define FTGMAC100_RXDES0_FIFO_FULL (1 << 23)
  231. #define FTGMAC100_RXDES0_PAUSE_OPCODE (1 << 24)
  232. #define FTGMAC100_RXDES0_PAUSE_FRAME (1 << 25)
  233. #define FTGMAC100_RXDES0_LRS (1 << 28)
  234. #define FTGMAC100_RXDES0_FRS (1 << 29)
  235. #define FTGMAC100_RXDES0_RXPKT_RDY (1 << 31)
  236. /* Errors we care about for dropping packets */
  237. #define RXDES0_ANY_ERROR ( \
  238. FTGMAC100_RXDES0_RX_ERR | \
  239. FTGMAC100_RXDES0_CRC_ERR | \
  240. FTGMAC100_RXDES0_FTL | \
  241. FTGMAC100_RXDES0_RUNT | \
  242. FTGMAC100_RXDES0_RX_ODD_NB)
  243. #define FTGMAC100_RXDES1_VLANTAG_CI 0xffff
  244. #define FTGMAC100_RXDES1_PROT_MASK (0x3 << 20)
  245. #define FTGMAC100_RXDES1_PROT_NONIP (0x0 << 20)
  246. #define FTGMAC100_RXDES1_PROT_IP (0x1 << 20)
  247. #define FTGMAC100_RXDES1_PROT_TCPIP (0x2 << 20)
  248. #define FTGMAC100_RXDES1_PROT_UDPIP (0x3 << 20)
  249. #define FTGMAC100_RXDES1_LLC (1 << 22)
  250. #define FTGMAC100_RXDES1_DF (1 << 23)
  251. #define FTGMAC100_RXDES1_VLANTAG_AVAIL (1 << 24)
  252. #define FTGMAC100_RXDES1_TCP_CHKSUM_ERR (1 << 25)
  253. #define FTGMAC100_RXDES1_UDP_CHKSUM_ERR (1 << 26)
  254. #define FTGMAC100_RXDES1_IP_CHKSUM_ERR (1 << 27)
  255. #endif /* __FTGMAC100_H */