amd-k7-agp.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569
  1. /*
  2. * AMD K7 AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/agp_backend.h>
  8. #include <linux/page-flags.h>
  9. #include <linux/mm.h>
  10. #include <linux/slab.h>
  11. #include <asm/set_memory.h>
  12. #include "agp.h"
  13. #define AMD_MMBASE_BAR 1
  14. #define AMD_APSIZE 0xac
  15. #define AMD_MODECNTL 0xb0
  16. #define AMD_MODECNTL2 0xb2
  17. #define AMD_GARTENABLE 0x02 /* In mmio region (16-bit register) */
  18. #define AMD_ATTBASE 0x04 /* In mmio region (32-bit register) */
  19. #define AMD_TLBFLUSH 0x0c /* In mmio region (32-bit register) */
  20. #define AMD_CACHEENTRY 0x10 /* In mmio region (32-bit register) */
  21. static const struct pci_device_id agp_amdk7_pci_table[];
  22. struct amd_page_map {
  23. unsigned long *real;
  24. unsigned long __iomem *remapped;
  25. };
  26. static struct _amd_irongate_private {
  27. volatile u8 __iomem *registers;
  28. struct amd_page_map **gatt_pages;
  29. int num_tables;
  30. } amd_irongate_private;
  31. static int amd_create_page_map(struct amd_page_map *page_map)
  32. {
  33. int i;
  34. page_map->real = (unsigned long *) __get_free_page(GFP_KERNEL);
  35. if (page_map->real == NULL)
  36. return -ENOMEM;
  37. set_memory_uc((unsigned long)page_map->real, 1);
  38. page_map->remapped = page_map->real;
  39. for (i = 0; i < PAGE_SIZE / sizeof(unsigned long); i++) {
  40. writel(agp_bridge->scratch_page, page_map->remapped+i);
  41. readl(page_map->remapped+i); /* PCI Posting. */
  42. }
  43. return 0;
  44. }
  45. static void amd_free_page_map(struct amd_page_map *page_map)
  46. {
  47. set_memory_wb((unsigned long)page_map->real, 1);
  48. free_page((unsigned long) page_map->real);
  49. }
  50. static void amd_free_gatt_pages(void)
  51. {
  52. int i;
  53. struct amd_page_map **tables;
  54. struct amd_page_map *entry;
  55. tables = amd_irongate_private.gatt_pages;
  56. for (i = 0; i < amd_irongate_private.num_tables; i++) {
  57. entry = tables[i];
  58. if (entry != NULL) {
  59. if (entry->real != NULL)
  60. amd_free_page_map(entry);
  61. kfree(entry);
  62. }
  63. }
  64. kfree(tables);
  65. amd_irongate_private.gatt_pages = NULL;
  66. }
  67. static int amd_create_gatt_pages(int nr_tables)
  68. {
  69. struct amd_page_map **tables;
  70. struct amd_page_map *entry;
  71. int retval = 0;
  72. int i;
  73. tables = kcalloc(nr_tables + 1, sizeof(struct amd_page_map *),
  74. GFP_KERNEL);
  75. if (tables == NULL)
  76. return -ENOMEM;
  77. for (i = 0; i < nr_tables; i++) {
  78. entry = kzalloc(sizeof(struct amd_page_map), GFP_KERNEL);
  79. tables[i] = entry;
  80. if (entry == NULL) {
  81. retval = -ENOMEM;
  82. break;
  83. }
  84. retval = amd_create_page_map(entry);
  85. if (retval != 0)
  86. break;
  87. }
  88. amd_irongate_private.num_tables = i;
  89. amd_irongate_private.gatt_pages = tables;
  90. if (retval != 0)
  91. amd_free_gatt_pages();
  92. return retval;
  93. }
  94. /* Since we don't need contiguous memory we just try
  95. * to get the gatt table once
  96. */
  97. #define GET_PAGE_DIR_OFF(addr) (addr >> 22)
  98. #define GET_PAGE_DIR_IDX(addr) (GET_PAGE_DIR_OFF(addr) - \
  99. GET_PAGE_DIR_OFF(agp_bridge->gart_bus_addr))
  100. #define GET_GATT_OFF(addr) ((addr & 0x003ff000) >> 12)
  101. #define GET_GATT(addr) (amd_irongate_private.gatt_pages[\
  102. GET_PAGE_DIR_IDX(addr)]->remapped)
  103. static int amd_create_gatt_table(struct agp_bridge_data *bridge)
  104. {
  105. struct aper_size_info_lvl2 *value;
  106. struct amd_page_map page_dir;
  107. unsigned long __iomem *cur_gatt;
  108. unsigned long addr;
  109. int retval;
  110. int i;
  111. value = A_SIZE_LVL2(agp_bridge->current_size);
  112. retval = amd_create_page_map(&page_dir);
  113. if (retval != 0)
  114. return retval;
  115. retval = amd_create_gatt_pages(value->num_entries / 1024);
  116. if (retval != 0) {
  117. amd_free_page_map(&page_dir);
  118. return retval;
  119. }
  120. agp_bridge->gatt_table_real = (u32 *)page_dir.real;
  121. agp_bridge->gatt_table = (u32 __iomem *)page_dir.remapped;
  122. agp_bridge->gatt_bus_addr = virt_to_phys(page_dir.real);
  123. /* Get the address for the gart region.
  124. * This is a bus address even on the alpha, b/c its
  125. * used to program the agp master not the cpu
  126. */
  127. addr = pci_bus_address(agp_bridge->dev, AGP_APERTURE_BAR);
  128. agp_bridge->gart_bus_addr = addr;
  129. /* Calculate the agp offset */
  130. for (i = 0; i < value->num_entries / 1024; i++, addr += 0x00400000) {
  131. writel(virt_to_phys(amd_irongate_private.gatt_pages[i]->real) | 1,
  132. page_dir.remapped+GET_PAGE_DIR_OFF(addr));
  133. readl(page_dir.remapped+GET_PAGE_DIR_OFF(addr)); /* PCI Posting. */
  134. }
  135. for (i = 0; i < value->num_entries; i++) {
  136. addr = (i * PAGE_SIZE) + agp_bridge->gart_bus_addr;
  137. cur_gatt = GET_GATT(addr);
  138. writel(agp_bridge->scratch_page, cur_gatt+GET_GATT_OFF(addr));
  139. readl(cur_gatt+GET_GATT_OFF(addr)); /* PCI Posting. */
  140. }
  141. return 0;
  142. }
  143. static int amd_free_gatt_table(struct agp_bridge_data *bridge)
  144. {
  145. struct amd_page_map page_dir;
  146. page_dir.real = (unsigned long *)agp_bridge->gatt_table_real;
  147. page_dir.remapped = (unsigned long __iomem *)agp_bridge->gatt_table;
  148. amd_free_gatt_pages();
  149. amd_free_page_map(&page_dir);
  150. return 0;
  151. }
  152. static int amd_irongate_fetch_size(void)
  153. {
  154. int i;
  155. u32 temp;
  156. struct aper_size_info_lvl2 *values;
  157. pci_read_config_dword(agp_bridge->dev, AMD_APSIZE, &temp);
  158. temp = (temp & 0x0000000e);
  159. values = A_SIZE_LVL2(agp_bridge->driver->aperture_sizes);
  160. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  161. if (temp == values[i].size_value) {
  162. agp_bridge->previous_size =
  163. agp_bridge->current_size = (void *) (values + i);
  164. agp_bridge->aperture_size_idx = i;
  165. return values[i].size;
  166. }
  167. }
  168. return 0;
  169. }
  170. static int amd_irongate_configure(void)
  171. {
  172. struct aper_size_info_lvl2 *current_size;
  173. phys_addr_t reg;
  174. u32 temp;
  175. u16 enable_reg;
  176. current_size = A_SIZE_LVL2(agp_bridge->current_size);
  177. if (!amd_irongate_private.registers) {
  178. /* Get the memory mapped registers */
  179. reg = pci_resource_start(agp_bridge->dev, AMD_MMBASE_BAR);
  180. amd_irongate_private.registers = (volatile u8 __iomem *) ioremap(reg, 4096);
  181. if (!amd_irongate_private.registers)
  182. return -ENOMEM;
  183. }
  184. /* Write out the address of the gatt table */
  185. writel(agp_bridge->gatt_bus_addr, amd_irongate_private.registers+AMD_ATTBASE);
  186. readl(amd_irongate_private.registers+AMD_ATTBASE); /* PCI Posting. */
  187. /* Write the Sync register */
  188. pci_write_config_byte(agp_bridge->dev, AMD_MODECNTL, 0x80);
  189. /* Set indexing mode */
  190. pci_write_config_byte(agp_bridge->dev, AMD_MODECNTL2, 0x00);
  191. /* Write the enable register */
  192. enable_reg = readw(amd_irongate_private.registers+AMD_GARTENABLE);
  193. enable_reg = (enable_reg | 0x0004);
  194. writew(enable_reg, amd_irongate_private.registers+AMD_GARTENABLE);
  195. readw(amd_irongate_private.registers+AMD_GARTENABLE); /* PCI Posting. */
  196. /* Write out the size register */
  197. pci_read_config_dword(agp_bridge->dev, AMD_APSIZE, &temp);
  198. temp = (((temp & ~(0x0000000e)) | current_size->size_value) | 1);
  199. pci_write_config_dword(agp_bridge->dev, AMD_APSIZE, temp);
  200. /* Flush the tlb */
  201. writel(1, amd_irongate_private.registers+AMD_TLBFLUSH);
  202. readl(amd_irongate_private.registers+AMD_TLBFLUSH); /* PCI Posting.*/
  203. return 0;
  204. }
  205. static void amd_irongate_cleanup(void)
  206. {
  207. struct aper_size_info_lvl2 *previous_size;
  208. u32 temp;
  209. u16 enable_reg;
  210. previous_size = A_SIZE_LVL2(agp_bridge->previous_size);
  211. enable_reg = readw(amd_irongate_private.registers+AMD_GARTENABLE);
  212. enable_reg = (enable_reg & ~(0x0004));
  213. writew(enable_reg, amd_irongate_private.registers+AMD_GARTENABLE);
  214. readw(amd_irongate_private.registers+AMD_GARTENABLE); /* PCI Posting. */
  215. /* Write back the previous size and disable gart translation */
  216. pci_read_config_dword(agp_bridge->dev, AMD_APSIZE, &temp);
  217. temp = ((temp & ~(0x0000000f)) | previous_size->size_value);
  218. pci_write_config_dword(agp_bridge->dev, AMD_APSIZE, temp);
  219. iounmap((void __iomem *) amd_irongate_private.registers);
  220. }
  221. /*
  222. * This routine could be implemented by taking the addresses
  223. * written to the GATT, and flushing them individually. However
  224. * currently it just flushes the whole table. Which is probably
  225. * more efficient, since agp_memory blocks can be a large number of
  226. * entries.
  227. */
  228. static void amd_irongate_tlbflush(struct agp_memory *temp)
  229. {
  230. writel(1, amd_irongate_private.registers+AMD_TLBFLUSH);
  231. readl(amd_irongate_private.registers+AMD_TLBFLUSH); /* PCI Posting. */
  232. }
  233. static int amd_insert_memory(struct agp_memory *mem, off_t pg_start, int type)
  234. {
  235. int i, j, num_entries;
  236. unsigned long __iomem *cur_gatt;
  237. unsigned long addr;
  238. num_entries = A_SIZE_LVL2(agp_bridge->current_size)->num_entries;
  239. if (type != mem->type ||
  240. agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type))
  241. return -EINVAL;
  242. if ((pg_start + mem->page_count) > num_entries)
  243. return -EINVAL;
  244. j = pg_start;
  245. while (j < (pg_start + mem->page_count)) {
  246. addr = (j * PAGE_SIZE) + agp_bridge->gart_bus_addr;
  247. cur_gatt = GET_GATT(addr);
  248. if (!PGE_EMPTY(agp_bridge, readl(cur_gatt+GET_GATT_OFF(addr))))
  249. return -EBUSY;
  250. j++;
  251. }
  252. if (!mem->is_flushed) {
  253. global_cache_flush();
  254. mem->is_flushed = true;
  255. }
  256. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  257. addr = (j * PAGE_SIZE) + agp_bridge->gart_bus_addr;
  258. cur_gatt = GET_GATT(addr);
  259. writel(agp_generic_mask_memory(agp_bridge,
  260. page_to_phys(mem->pages[i]),
  261. mem->type),
  262. cur_gatt+GET_GATT_OFF(addr));
  263. readl(cur_gatt+GET_GATT_OFF(addr)); /* PCI Posting. */
  264. }
  265. amd_irongate_tlbflush(mem);
  266. return 0;
  267. }
  268. static int amd_remove_memory(struct agp_memory *mem, off_t pg_start, int type)
  269. {
  270. int i;
  271. unsigned long __iomem *cur_gatt;
  272. unsigned long addr;
  273. if (type != mem->type ||
  274. agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type))
  275. return -EINVAL;
  276. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  277. addr = (i * PAGE_SIZE) + agp_bridge->gart_bus_addr;
  278. cur_gatt = GET_GATT(addr);
  279. writel(agp_bridge->scratch_page, cur_gatt+GET_GATT_OFF(addr));
  280. readl(cur_gatt+GET_GATT_OFF(addr)); /* PCI Posting. */
  281. }
  282. amd_irongate_tlbflush(mem);
  283. return 0;
  284. }
  285. static const struct aper_size_info_lvl2 amd_irongate_sizes[7] =
  286. {
  287. {2048, 524288, 0x0000000c},
  288. {1024, 262144, 0x0000000a},
  289. {512, 131072, 0x00000008},
  290. {256, 65536, 0x00000006},
  291. {128, 32768, 0x00000004},
  292. {64, 16384, 0x00000002},
  293. {32, 8192, 0x00000000}
  294. };
  295. static const struct gatt_mask amd_irongate_masks[] =
  296. {
  297. {.mask = 1, .type = 0}
  298. };
  299. static const struct agp_bridge_driver amd_irongate_driver = {
  300. .owner = THIS_MODULE,
  301. .aperture_sizes = amd_irongate_sizes,
  302. .size_type = LVL2_APER_SIZE,
  303. .num_aperture_sizes = 7,
  304. .needs_scratch_page = true,
  305. .configure = amd_irongate_configure,
  306. .fetch_size = amd_irongate_fetch_size,
  307. .cleanup = amd_irongate_cleanup,
  308. .tlb_flush = amd_irongate_tlbflush,
  309. .mask_memory = agp_generic_mask_memory,
  310. .masks = amd_irongate_masks,
  311. .agp_enable = agp_generic_enable,
  312. .cache_flush = global_cache_flush,
  313. .create_gatt_table = amd_create_gatt_table,
  314. .free_gatt_table = amd_free_gatt_table,
  315. .insert_memory = amd_insert_memory,
  316. .remove_memory = amd_remove_memory,
  317. .alloc_by_type = agp_generic_alloc_by_type,
  318. .free_by_type = agp_generic_free_by_type,
  319. .agp_alloc_page = agp_generic_alloc_page,
  320. .agp_alloc_pages = agp_generic_alloc_pages,
  321. .agp_destroy_page = agp_generic_destroy_page,
  322. .agp_destroy_pages = agp_generic_destroy_pages,
  323. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  324. };
  325. static struct agp_device_ids amd_agp_device_ids[] =
  326. {
  327. {
  328. .device_id = PCI_DEVICE_ID_AMD_FE_GATE_7006,
  329. .chipset_name = "Irongate",
  330. },
  331. {
  332. .device_id = PCI_DEVICE_ID_AMD_FE_GATE_700E,
  333. .chipset_name = "761",
  334. },
  335. {
  336. .device_id = PCI_DEVICE_ID_AMD_FE_GATE_700C,
  337. .chipset_name = "760MP",
  338. },
  339. { }, /* dummy final entry, always present */
  340. };
  341. static int agp_amdk7_probe(struct pci_dev *pdev,
  342. const struct pci_device_id *ent)
  343. {
  344. struct agp_bridge_data *bridge;
  345. u8 cap_ptr;
  346. int j;
  347. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  348. if (!cap_ptr)
  349. return -ENODEV;
  350. j = ent - agp_amdk7_pci_table;
  351. dev_info(&pdev->dev, "AMD %s chipset\n",
  352. amd_agp_device_ids[j].chipset_name);
  353. bridge = agp_alloc_bridge();
  354. if (!bridge)
  355. return -ENOMEM;
  356. bridge->driver = &amd_irongate_driver;
  357. bridge->dev_private_data = &amd_irongate_private,
  358. bridge->dev = pdev;
  359. bridge->capndx = cap_ptr;
  360. /* 751 Errata (22564_B-1.PDF)
  361. erratum 20: strobe glitch with Nvidia NV10 GeForce cards.
  362. system controller may experience noise due to strong drive strengths
  363. */
  364. if (agp_bridge->dev->device == PCI_DEVICE_ID_AMD_FE_GATE_7006) {
  365. struct pci_dev *gfxcard=NULL;
  366. cap_ptr = 0;
  367. while (!cap_ptr) {
  368. gfxcard = pci_get_class(PCI_CLASS_DISPLAY_VGA<<8, gfxcard);
  369. if (!gfxcard) {
  370. dev_info(&pdev->dev, "no AGP VGA controller\n");
  371. return -ENODEV;
  372. }
  373. cap_ptr = pci_find_capability(gfxcard, PCI_CAP_ID_AGP);
  374. }
  375. /* With so many variants of NVidia cards, it's simpler just
  376. to blacklist them all, and then whitelist them as needed
  377. (if necessary at all). */
  378. if (gfxcard->vendor == PCI_VENDOR_ID_NVIDIA) {
  379. agp_bridge->flags |= AGP_ERRATA_1X;
  380. dev_info(&pdev->dev, "AMD 751 chipset with NVidia GeForce; forcing 1X due to errata\n");
  381. }
  382. pci_dev_put(gfxcard);
  383. }
  384. /* 761 Errata (23613_F.pdf)
  385. * Revisions B0/B1 were a disaster.
  386. * erratum 44: SYSCLK/AGPCLK skew causes 2X failures -- Force mode to 1X
  387. * erratum 45: Timing problem prevents fast writes -- Disable fast write.
  388. * erratum 46: Setup violation on AGP SBA pins - Disable side band addressing.
  389. * With this lot disabled, we should prevent lockups. */
  390. if (agp_bridge->dev->device == PCI_DEVICE_ID_AMD_FE_GATE_700E) {
  391. if (pdev->revision == 0x10 || pdev->revision == 0x11) {
  392. agp_bridge->flags = AGP_ERRATA_FASTWRITES;
  393. agp_bridge->flags |= AGP_ERRATA_SBA;
  394. agp_bridge->flags |= AGP_ERRATA_1X;
  395. dev_info(&pdev->dev, "AMD 761 chipset with errata; disabling AGP fast writes & SBA and forcing to 1X\n");
  396. }
  397. }
  398. /* Fill in the mode register */
  399. pci_read_config_dword(pdev,
  400. bridge->capndx+PCI_AGP_STATUS,
  401. &bridge->mode);
  402. pci_set_drvdata(pdev, bridge);
  403. return agp_add_bridge(bridge);
  404. }
  405. static void agp_amdk7_remove(struct pci_dev *pdev)
  406. {
  407. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  408. agp_remove_bridge(bridge);
  409. agp_put_bridge(bridge);
  410. }
  411. #ifdef CONFIG_PM
  412. static int agp_amdk7_suspend(struct pci_dev *pdev, pm_message_t state)
  413. {
  414. pci_save_state(pdev);
  415. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  416. return 0;
  417. }
  418. static int agp_amdk7_resume(struct pci_dev *pdev)
  419. {
  420. pci_set_power_state(pdev, PCI_D0);
  421. pci_restore_state(pdev);
  422. return amd_irongate_driver.configure();
  423. }
  424. #endif /* CONFIG_PM */
  425. /* must be the same order as name table above */
  426. static const struct pci_device_id agp_amdk7_pci_table[] = {
  427. {
  428. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  429. .class_mask = ~0,
  430. .vendor = PCI_VENDOR_ID_AMD,
  431. .device = PCI_DEVICE_ID_AMD_FE_GATE_7006,
  432. .subvendor = PCI_ANY_ID,
  433. .subdevice = PCI_ANY_ID,
  434. },
  435. {
  436. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  437. .class_mask = ~0,
  438. .vendor = PCI_VENDOR_ID_AMD,
  439. .device = PCI_DEVICE_ID_AMD_FE_GATE_700E,
  440. .subvendor = PCI_ANY_ID,
  441. .subdevice = PCI_ANY_ID,
  442. },
  443. {
  444. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  445. .class_mask = ~0,
  446. .vendor = PCI_VENDOR_ID_AMD,
  447. .device = PCI_DEVICE_ID_AMD_FE_GATE_700C,
  448. .subvendor = PCI_ANY_ID,
  449. .subdevice = PCI_ANY_ID,
  450. },
  451. { }
  452. };
  453. MODULE_DEVICE_TABLE(pci, agp_amdk7_pci_table);
  454. static struct pci_driver agp_amdk7_pci_driver = {
  455. .name = "agpgart-amdk7",
  456. .id_table = agp_amdk7_pci_table,
  457. .probe = agp_amdk7_probe,
  458. .remove = agp_amdk7_remove,
  459. #ifdef CONFIG_PM
  460. .suspend = agp_amdk7_suspend,
  461. .resume = agp_amdk7_resume,
  462. #endif
  463. };
  464. static int __init agp_amdk7_init(void)
  465. {
  466. if (agp_off)
  467. return -EINVAL;
  468. return pci_register_driver(&agp_amdk7_pci_driver);
  469. }
  470. static void __exit agp_amdk7_cleanup(void)
  471. {
  472. pci_unregister_driver(&agp_amdk7_pci_driver);
  473. }
  474. module_init(agp_amdk7_init);
  475. module_exit(agp_amdk7_cleanup);
  476. MODULE_LICENSE("GPL and additional rights");