proc-arm926.S 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503
  1. /*
  2. * linux/arch/arm/mm/proc-arm926.S: MMU functions for ARM926EJ-S
  3. *
  4. * Copyright (C) 1999-2001 ARM Limited
  5. * Copyright (C) 2000 Deep Blue Solutions Ltd.
  6. * hacked for non-paged-MM by Hyok S. Choi, 2003.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. *
  22. *
  23. * These are the low level assembler for performing cache and TLB
  24. * functions on the arm926.
  25. *
  26. * CONFIG_CPU_ARM926_CPU_IDLE -> nohlt
  27. */
  28. #include <linux/linkage.h>
  29. #include <linux/init.h>
  30. #include <asm/assembler.h>
  31. #include <asm/hwcap.h>
  32. #include <asm/pgtable-hwdef.h>
  33. #include <asm/pgtable.h>
  34. #include <asm/page.h>
  35. #include <asm/ptrace.h>
  36. #include "proc-macros.S"
  37. /*
  38. * This is the maximum size of an area which will be invalidated
  39. * using the single invalidate entry instructions. Anything larger
  40. * than this, and we go for the whole cache.
  41. *
  42. * This value should be chosen such that we choose the cheapest
  43. * alternative.
  44. */
  45. #define CACHE_DLIMIT 16384
  46. /*
  47. * the cache line size of the I and D cache
  48. */
  49. #define CACHE_DLINESIZE 32
  50. .text
  51. /*
  52. * cpu_arm926_proc_init()
  53. */
  54. ENTRY(cpu_arm926_proc_init)
  55. ret lr
  56. /*
  57. * cpu_arm926_proc_fin()
  58. */
  59. ENTRY(cpu_arm926_proc_fin)
  60. mrc p15, 0, r0, c1, c0, 0 @ ctrl register
  61. bic r0, r0, #0x1000 @ ...i............
  62. bic r0, r0, #0x000e @ ............wca.
  63. mcr p15, 0, r0, c1, c0, 0 @ disable caches
  64. ret lr
  65. /*
  66. * cpu_arm926_reset(loc)
  67. *
  68. * Perform a soft reset of the system. Put the CPU into the
  69. * same state as it would be if it had been reset, and branch
  70. * to what would be the reset vector.
  71. *
  72. * loc: location to jump to for soft reset
  73. */
  74. .align 5
  75. .pushsection .idmap.text, "ax"
  76. ENTRY(cpu_arm926_reset)
  77. mov ip, #0
  78. mcr p15, 0, ip, c7, c7, 0 @ invalidate I,D caches
  79. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  80. #ifdef CONFIG_MMU
  81. mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
  82. #endif
  83. mrc p15, 0, ip, c1, c0, 0 @ ctrl register
  84. bic ip, ip, #0x000f @ ............wcam
  85. bic ip, ip, #0x1100 @ ...i...s........
  86. mcr p15, 0, ip, c1, c0, 0 @ ctrl register
  87. ret r0
  88. ENDPROC(cpu_arm926_reset)
  89. .popsection
  90. /*
  91. * cpu_arm926_do_idle()
  92. *
  93. * Called with IRQs disabled
  94. */
  95. .align 10
  96. ENTRY(cpu_arm926_do_idle)
  97. mov r0, #0
  98. mrc p15, 0, r1, c1, c0, 0 @ Read control register
  99. mcr p15, 0, r0, c7, c10, 4 @ Drain write buffer
  100. bic r2, r1, #1 << 12
  101. mrs r3, cpsr @ Disable FIQs while Icache
  102. orr ip, r3, #PSR_F_BIT @ is disabled
  103. msr cpsr_c, ip
  104. mcr p15, 0, r2, c1, c0, 0 @ Disable I cache
  105. mcr p15, 0, r0, c7, c0, 4 @ Wait for interrupt
  106. mcr p15, 0, r1, c1, c0, 0 @ Restore ICache enable
  107. msr cpsr_c, r3 @ Restore FIQ state
  108. ret lr
  109. /*
  110. * flush_icache_all()
  111. *
  112. * Unconditionally clean and invalidate the entire icache.
  113. */
  114. ENTRY(arm926_flush_icache_all)
  115. mov r0, #0
  116. mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
  117. ret lr
  118. ENDPROC(arm926_flush_icache_all)
  119. /*
  120. * flush_user_cache_all()
  121. *
  122. * Clean and invalidate all cache entries in a particular
  123. * address space.
  124. */
  125. ENTRY(arm926_flush_user_cache_all)
  126. /* FALLTHROUGH */
  127. /*
  128. * flush_kern_cache_all()
  129. *
  130. * Clean and invalidate the entire cache.
  131. */
  132. ENTRY(arm926_flush_kern_cache_all)
  133. mov r2, #VM_EXEC
  134. mov ip, #0
  135. __flush_whole_cache:
  136. #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
  137. mcr p15, 0, ip, c7, c6, 0 @ invalidate D cache
  138. #else
  139. 1: mrc p15, 0, r15, c7, c14, 3 @ test,clean,invalidate
  140. bne 1b
  141. #endif
  142. tst r2, #VM_EXEC
  143. mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache
  144. mcrne p15, 0, ip, c7, c10, 4 @ drain WB
  145. ret lr
  146. /*
  147. * flush_user_cache_range(start, end, flags)
  148. *
  149. * Clean and invalidate a range of cache entries in the
  150. * specified address range.
  151. *
  152. * - start - start address (inclusive)
  153. * - end - end address (exclusive)
  154. * - flags - vm_flags describing address space
  155. */
  156. ENTRY(arm926_flush_user_cache_range)
  157. mov ip, #0
  158. sub r3, r1, r0 @ calculate total size
  159. cmp r3, #CACHE_DLIMIT
  160. bgt __flush_whole_cache
  161. 1: tst r2, #VM_EXEC
  162. #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
  163. mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
  164. mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
  165. add r0, r0, #CACHE_DLINESIZE
  166. mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
  167. mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
  168. add r0, r0, #CACHE_DLINESIZE
  169. #else
  170. mcr p15, 0, r0, c7, c14, 1 @ clean and invalidate D entry
  171. mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
  172. add r0, r0, #CACHE_DLINESIZE
  173. mcr p15, 0, r0, c7, c14, 1 @ clean and invalidate D entry
  174. mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
  175. add r0, r0, #CACHE_DLINESIZE
  176. #endif
  177. cmp r0, r1
  178. blo 1b
  179. tst r2, #VM_EXEC
  180. mcrne p15, 0, ip, c7, c10, 4 @ drain WB
  181. ret lr
  182. /*
  183. * coherent_kern_range(start, end)
  184. *
  185. * Ensure coherency between the Icache and the Dcache in the
  186. * region described by start, end. If you have non-snooping
  187. * Harvard caches, you need to implement this function.
  188. *
  189. * - start - virtual start address
  190. * - end - virtual end address
  191. */
  192. ENTRY(arm926_coherent_kern_range)
  193. /* FALLTHROUGH */
  194. /*
  195. * coherent_user_range(start, end)
  196. *
  197. * Ensure coherency between the Icache and the Dcache in the
  198. * region described by start, end. If you have non-snooping
  199. * Harvard caches, you need to implement this function.
  200. *
  201. * - start - virtual start address
  202. * - end - virtual end address
  203. */
  204. ENTRY(arm926_coherent_user_range)
  205. bic r0, r0, #CACHE_DLINESIZE - 1
  206. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  207. mcr p15, 0, r0, c7, c5, 1 @ invalidate I entry
  208. add r0, r0, #CACHE_DLINESIZE
  209. cmp r0, r1
  210. blo 1b
  211. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  212. mov r0, #0
  213. ret lr
  214. /*
  215. * flush_kern_dcache_area(void *addr, size_t size)
  216. *
  217. * Ensure no D cache aliasing occurs, either with itself or
  218. * the I cache
  219. *
  220. * - addr - kernel address
  221. * - size - region size
  222. */
  223. ENTRY(arm926_flush_kern_dcache_area)
  224. add r1, r0, r1
  225. 1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
  226. add r0, r0, #CACHE_DLINESIZE
  227. cmp r0, r1
  228. blo 1b
  229. mov r0, #0
  230. mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
  231. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  232. ret lr
  233. /*
  234. * dma_inv_range(start, end)
  235. *
  236. * Invalidate (discard) the specified virtual address range.
  237. * May not write back any entries. If 'start' or 'end'
  238. * are not cache line aligned, those lines must be written
  239. * back.
  240. *
  241. * - start - virtual start address
  242. * - end - virtual end address
  243. *
  244. * (same as v4wb)
  245. */
  246. arm926_dma_inv_range:
  247. #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
  248. tst r0, #CACHE_DLINESIZE - 1
  249. mcrne p15, 0, r0, c7, c10, 1 @ clean D entry
  250. tst r1, #CACHE_DLINESIZE - 1
  251. mcrne p15, 0, r1, c7, c10, 1 @ clean D entry
  252. #endif
  253. bic r0, r0, #CACHE_DLINESIZE - 1
  254. 1: mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
  255. add r0, r0, #CACHE_DLINESIZE
  256. cmp r0, r1
  257. blo 1b
  258. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  259. ret lr
  260. /*
  261. * dma_clean_range(start, end)
  262. *
  263. * Clean the specified virtual address range.
  264. *
  265. * - start - virtual start address
  266. * - end - virtual end address
  267. *
  268. * (same as v4wb)
  269. */
  270. arm926_dma_clean_range:
  271. #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
  272. bic r0, r0, #CACHE_DLINESIZE - 1
  273. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  274. add r0, r0, #CACHE_DLINESIZE
  275. cmp r0, r1
  276. blo 1b
  277. #endif
  278. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  279. ret lr
  280. /*
  281. * dma_flush_range(start, end)
  282. *
  283. * Clean and invalidate the specified virtual address range.
  284. *
  285. * - start - virtual start address
  286. * - end - virtual end address
  287. */
  288. ENTRY(arm926_dma_flush_range)
  289. bic r0, r0, #CACHE_DLINESIZE - 1
  290. 1:
  291. #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
  292. mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
  293. #else
  294. mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
  295. #endif
  296. add r0, r0, #CACHE_DLINESIZE
  297. cmp r0, r1
  298. blo 1b
  299. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  300. ret lr
  301. /*
  302. * dma_map_area(start, size, dir)
  303. * - start - kernel virtual start address
  304. * - size - size of region
  305. * - dir - DMA direction
  306. */
  307. ENTRY(arm926_dma_map_area)
  308. add r1, r1, r0
  309. cmp r2, #DMA_TO_DEVICE
  310. beq arm926_dma_clean_range
  311. bcs arm926_dma_inv_range
  312. b arm926_dma_flush_range
  313. ENDPROC(arm926_dma_map_area)
  314. /*
  315. * dma_unmap_area(start, size, dir)
  316. * - start - kernel virtual start address
  317. * - size - size of region
  318. * - dir - DMA direction
  319. */
  320. ENTRY(arm926_dma_unmap_area)
  321. ret lr
  322. ENDPROC(arm926_dma_unmap_area)
  323. .globl arm926_flush_kern_cache_louis
  324. .equ arm926_flush_kern_cache_louis, arm926_flush_kern_cache_all
  325. @ define struct cpu_cache_fns (see <asm/cacheflush.h> and proc-macros.S)
  326. define_cache_functions arm926
  327. ENTRY(cpu_arm926_dcache_clean_area)
  328. #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
  329. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  330. add r0, r0, #CACHE_DLINESIZE
  331. subs r1, r1, #CACHE_DLINESIZE
  332. bhi 1b
  333. #endif
  334. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  335. ret lr
  336. /* =============================== PageTable ============================== */
  337. /*
  338. * cpu_arm926_switch_mm(pgd)
  339. *
  340. * Set the translation base pointer to be as described by pgd.
  341. *
  342. * pgd: new page tables
  343. */
  344. .align 5
  345. ENTRY(cpu_arm926_switch_mm)
  346. #ifdef CONFIG_MMU
  347. mov ip, #0
  348. #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
  349. mcr p15, 0, ip, c7, c6, 0 @ invalidate D cache
  350. #else
  351. @ && 'Clean & Invalidate whole DCache'
  352. 1: mrc p15, 0, r15, c7, c14, 3 @ test,clean,invalidate
  353. bne 1b
  354. #endif
  355. mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache
  356. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  357. mcr p15, 0, r0, c2, c0, 0 @ load page table pointer
  358. mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
  359. #endif
  360. ret lr
  361. /*
  362. * cpu_arm926_set_pte_ext(ptep, pte, ext)
  363. *
  364. * Set a PTE and flush it out
  365. */
  366. .align 5
  367. ENTRY(cpu_arm926_set_pte_ext)
  368. #ifdef CONFIG_MMU
  369. armv3_set_pte_ext
  370. mov r0, r0
  371. #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
  372. mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  373. #endif
  374. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  375. #endif
  376. ret lr
  377. /* Suspend/resume support: taken from arch/arm/plat-s3c24xx/sleep.S */
  378. .globl cpu_arm926_suspend_size
  379. .equ cpu_arm926_suspend_size, 4 * 3
  380. #ifdef CONFIG_ARM_CPU_SUSPEND
  381. ENTRY(cpu_arm926_do_suspend)
  382. stmfd sp!, {r4 - r6, lr}
  383. mrc p15, 0, r4, c13, c0, 0 @ PID
  384. mrc p15, 0, r5, c3, c0, 0 @ Domain ID
  385. mrc p15, 0, r6, c1, c0, 0 @ Control register
  386. stmia r0, {r4 - r6}
  387. ldmfd sp!, {r4 - r6, pc}
  388. ENDPROC(cpu_arm926_do_suspend)
  389. ENTRY(cpu_arm926_do_resume)
  390. mov ip, #0
  391. mcr p15, 0, ip, c8, c7, 0 @ invalidate I+D TLBs
  392. mcr p15, 0, ip, c7, c7, 0 @ invalidate I+D caches
  393. ldmia r0, {r4 - r6}
  394. mcr p15, 0, r4, c13, c0, 0 @ PID
  395. mcr p15, 0, r5, c3, c0, 0 @ Domain ID
  396. mcr p15, 0, r1, c2, c0, 0 @ TTB address
  397. mov r0, r6 @ control register
  398. b cpu_resume_mmu
  399. ENDPROC(cpu_arm926_do_resume)
  400. #endif
  401. .type __arm926_setup, #function
  402. __arm926_setup:
  403. mov r0, #0
  404. mcr p15, 0, r0, c7, c7 @ invalidate I,D caches on v4
  405. mcr p15, 0, r0, c7, c10, 4 @ drain write buffer on v4
  406. #ifdef CONFIG_MMU
  407. mcr p15, 0, r0, c8, c7 @ invalidate I,D TLBs on v4
  408. #endif
  409. #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
  410. mov r0, #4 @ disable write-back on caches explicitly
  411. mcr p15, 7, r0, c15, c0, 0
  412. #endif
  413. adr r5, arm926_crval
  414. ldmia r5, {r5, r6}
  415. mrc p15, 0, r0, c1, c0 @ get control register v4
  416. bic r0, r0, r5
  417. orr r0, r0, r6
  418. #ifdef CONFIG_CPU_CACHE_ROUND_ROBIN
  419. orr r0, r0, #0x4000 @ .1.. .... .... ....
  420. #endif
  421. ret lr
  422. .size __arm926_setup, . - __arm926_setup
  423. /*
  424. * R
  425. * .RVI ZFRS BLDP WCAM
  426. * .011 0001 ..11 0101
  427. *
  428. */
  429. .type arm926_crval, #object
  430. arm926_crval:
  431. crval clear=0x00007f3f, mmuset=0x00003135, ucset=0x00001134
  432. __INITDATA
  433. @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
  434. define_processor_functions arm926, dabort=v5tj_early_abort, pabort=legacy_pabort, suspend=1
  435. .section ".rodata"
  436. string cpu_arch_name, "armv5tej"
  437. string cpu_elf_name, "v5"
  438. string cpu_arm926_name, "ARM926EJ-S"
  439. .align
  440. .section ".proc.info.init", #alloc
  441. .type __arm926_proc_info,#object
  442. __arm926_proc_info:
  443. .long 0x41069260 @ ARM926EJ-S (v5TEJ)
  444. .long 0xff0ffff0
  445. .long PMD_TYPE_SECT | \
  446. PMD_SECT_BUFFERABLE | \
  447. PMD_SECT_CACHEABLE | \
  448. PMD_BIT4 | \
  449. PMD_SECT_AP_WRITE | \
  450. PMD_SECT_AP_READ
  451. .long PMD_TYPE_SECT | \
  452. PMD_BIT4 | \
  453. PMD_SECT_AP_WRITE | \
  454. PMD_SECT_AP_READ
  455. initfn __arm926_setup, __arm926_proc_info
  456. .long cpu_arch_name
  457. .long cpu_elf_name
  458. .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP|HWCAP_JAVA
  459. .long cpu_arm926_name
  460. .long arm926_processor_functions
  461. .long v4wbi_tlb_fns
  462. .long v4wb_user_fns
  463. .long arm926_cache_fns
  464. .size __arm926_proc_info, . - __arm926_proc_info